











**ISO7821LLS** 

SLLSET5A -MARCH 2016-REVISED SEPTEMBER 2016

# ISO7821LLS High-Performance, 8000-V<sub>PK</sub> Reinforced Isolated Dual-LVDS Buffer

#### **Features**

- Complies with TIA/EIA-644-A LVDS Standard
- Signaling Rate: 50 Mbps to 150 Mbps
- Optimized for DC-Balanced Data
- Wide Supply Range: 3 V to 5.5 V
- Wide Temperature Range: -55°C to 125°C
- Low-Power Consumption, Typical 10.3 mA per Channel at 150 Mbps
- Low Propagation Delay: 17 ns Typical
- Industry leading CMTI(Min): ±100 kV/μs
- Robust Electromagnetic Compatibility (EMC)
- System-Level ESD, EFT, and Surge Immunity
- Low Emissions
- Isolation Barrier Life: > 40 Years
- SOIC-16 Wide Body (DW) and Extra-Wide Body (DWW) Package Options
- Isolation Surge Withstand Voltage 12800 V<sub>PK</sub>
- Safety-Related Certifications:
  - 8000-V<sub>PK</sub> Reinforced Isolation per DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12
  - 5700-V<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 60601-1 End Equipment Standards
  - TUV Certification per EN 61010-1 and EN 60950-1
  - CQC Certification per GB4943.1–2011
  - All Certifications are Planned

## **Applications**

- Motor Control
- **Test and Measurement**
- Industrial Automation
- Medical Equipment
- Communication Systems

## Description

The ISO7821LLS device is a high-performance, isolated dual-LVDS buffer with 8000-V<sub>PK</sub> isolation voltage. This device provides high electromagnetic immunity and low emissions at low-power consumption, while isolating the LVDS bus signal. Each isolation channel has an LVDS receive and Timing performance buffer. ISO7821LLS device is optimized for use communication systems that use DC-balanced data streams which is achieved through an internal distortion correction scheme.

The ISO7821LLS device has one forward and one reverse-direction channel.

chip Through innovative design and techniques, the electromagnetic compatibility of the ISO7821LLS device has been significantly enhanced ease system-level ESD, EFT, surge, emissions compliance.

The ISO7821LLS device is available in a 16-pin SOIC wide-body (DW) and extra-wide body (DWW) packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)     |
|-------------|----------|---------------------|
| ISO7821LLS  | DW (16)  | 10.30 mm × 7.50 mm  |
|             | DWW (16) | 10.30 mm × 14.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated

V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.

V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output channels.



# **Table of Contents**

| 1 | Features 1                                         | 8  | Detailed Description                                 | 17 |
|---|----------------------------------------------------|----|------------------------------------------------------|----|
| 2 | Applications 1                                     |    | 8.1 Overview                                         | 17 |
| 3 | Description 1                                      |    | 8.2 Functional Block Diagram                         | 17 |
| 4 | Revision History2                                  |    | 8.3 Feature Description                              | 18 |
| 5 | Pin Configuration and Functions 3                  |    | 8.4 Device Functional Modes                          | 19 |
| 6 | Specifications4                                    | 9  | Application and Implementation                       |    |
|   | 6.1 Absolute Maximum Ratings4                      |    | 9.1 Application Information                          | 20 |
|   | 6.2 ESD Ratings                                    |    | 9.2 Typical Application                              | 20 |
|   | 6.3 Recommended Operating Conditions               | 10 | Power Supply Recommendations                         | 23 |
|   | 6.4 Thermal Information5                           | 11 | Layout                                               | 24 |
|   | 6.5 Power Ratings5                                 |    | 11.1 Layout Guidelines                               | 24 |
|   | 6.6 Insulation Specifications                      |    | 11.2 Layout Example                                  | 24 |
|   | 6.7 Safety-Related Certifications                  | 12 | Device and Documentation Support                     | 25 |
|   | 6.8 Safety Limiting Values                         |    | 12.1 Documentation Support                           | 25 |
|   | 6.9 DC Electrical Characteristics8                 |    | 12.2 Receiving Notification of Documentation Updates | 25 |
|   | 6.10 DC Supply Current Characteristics             |    | 12.3 Community Resources                             | 25 |
|   | 6.11 Timing Requirements for Distortion Correction |    | 12.4 Trademarks                                      | 25 |
|   | Scheme9                                            |    | 12.5 Electrostatic Discharge Caution                 | 25 |
|   | 6.12 Switching Characteristics                     |    | 12.6 Glossary                                        |    |
|   | 6.13 Insulation Characteristics Curves             | 13 | Mechanical, Packaging, and Orderable                 |    |
|   | 6.14 Typical Characteristics                       |    | Information                                          | 25 |
| 7 | Parameter Measurement Information 14               |    |                                                      |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Original (March 2016) to Revision A

Page

• Changed the device status from Product Preview to Production Data and released full version of the data sheet.............. 1



# 5 Pin Configuration and Functions

#### DW and DWW Packages 16-Pin SOIC Top View



#### **Pin Functions**

|                  | PIN | - 1/0 | DESCRIPTION                                                                                                              |  |  |  |
|------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME             | NO. | 1/0   | DESCRIPTION                                                                                                              |  |  |  |
| EN1              | 7   | 1     | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high impedance state when EN1 is low. |  |  |  |
| EN2              | 10  | I     | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high impedance state when EN2 is low. |  |  |  |
| GND1             | 2   |       | Crowned connection for V                                                                                                 |  |  |  |
| GNDT             | 8   |       | Ground connection for V <sub>CC1</sub>                                                                                   |  |  |  |
| GND2             | 9   |       | Cround connection for V                                                                                                  |  |  |  |
| GNDZ             | 15  |       | Ground connection for V <sub>CC2</sub>                                                                                   |  |  |  |
| INA+             | 3   | I     | Positive differential input, channel A                                                                                   |  |  |  |
| INA-             | 4   | I     | Negative differential input, channel A                                                                                   |  |  |  |
| INB+             | 11  | I     | Positive differential input, channel B                                                                                   |  |  |  |
| INB-             | 12  | I     | Negative differential input, channel B                                                                                   |  |  |  |
| OUTA+            | 14  | 0     | Positive differential output, channel A                                                                                  |  |  |  |
| OUTA-            | 13  | 0     | Negative differential output, channel A                                                                                  |  |  |  |
| OUTB+            | 6   | 0     | Positive differential output, channel B                                                                                  |  |  |  |
| OUTB-            | 5   | 0     | Negative differential output, channel B                                                                                  |  |  |  |
| V <sub>CC1</sub> | 1   | _     | Power supply, side 1, V <sub>CC1</sub>                                                                                   |  |  |  |
| V <sub>CC2</sub> | 16  | _     | Power supply, side 2, V <sub>CC2</sub>                                                                                   |  |  |  |

Copyright © 2016, Texas Instruments Incorporated



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                           |                                     | MIN  | MAX                   | UNIT |
|------------------|-------------------------------------------|-------------------------------------|------|-----------------------|------|
| V <sub>CCx</sub> | Supply voltage (2)                        | V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                     | V    |
| V                | Voltage on input, output, and enable pins | OUTx, INx, ENx                      | -0.5 | $V_{CCx} + 0.5^{(3)}$ | V    |
| Io               | Maximum current through OUT               | x pins                              | -20  | 20                    | mA   |
| T <sub>J</sub>   | Junction temperature                      |                                     | -55  | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                       |                                     | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                                                        |                                                                                | VALUE      | UNIT     |
|--------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|------------|----------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4500                                                                          | \ <u>'</u> |          |
| V <sub>(ESD)</sub> | discharge                                              | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500      | <b>v</b> |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                                     |                                            |                                           | MIN                  | NOM | MAX                        | UNIT |
|-------------------------------------|--------------------------------------------|-------------------------------------------|----------------------|-----|----------------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                             |                                           | 3                    | 3.3 | 5.5                        | V    |
| V <sub>ID</sub>                     | Magnitude of RX input differential voltage | Driven with voltage sources on RX pins    | 100                  |     | 600                        | mV   |
| V <sub>IC</sub>                     | RX input common-<br>mode voltage           | V <sub>CC1</sub> , V <sub>CC2</sub> ≥ 3 V | 0.5  V <sub>ID</sub> |     | 2.4 – 0.5  V <sub>ID</sub> | V    |
| $R_L$                               | TX far-end differential te                 | ermination                                |                      | 100 |                            | Ω    |
| DR                                  | Signaling rate                             |                                           | 50                   |     | 150                        | Mbps |
| T <sub>A</sub>                      | Ambient temperature                        |                                           | -55                  | 25  | 125                        | °C   |

<sup>(2)</sup> All voltage values except differential I/O bus voltages are with respect to the local ground pin (GND1 or GND2) and are peak voltage values.

<sup>(3)</sup> Maximum voltage must not exceed 6 V.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                         |                                              | ISO7821LLS |            |      |  |
|-------------------------|----------------------------------------------|------------|------------|------|--|
|                         | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC)  | DWW (SOIC) | UNIT |  |
|                         |                                              | 16 PINS    | 16 PINS    |      |  |
| $R_{\theta JA}$         | Junction-to-ambient thermal resistance       | 82         | 84.6       | °C/W |  |
| $R_{\theta JC(top)}$    | Junction-to-case(top) thermal resistance     | 44.6       | 46.4       | °C/W |  |
| $R_{\theta JB}$         | Junction-to-board thermal resistance         | 46.6       | 55.3       | °C/W |  |
| ΨЈТ                     | Junction-to-top characterization parameter   | 17.8       | 18.7       | °C/W |  |
| ΨЈВ                     | Junction-to-board characterization parameter | 46.1       | 54.5       | °C/W |  |
| $R_{\theta JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | _          | _          | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Power Ratings

 $V_{CC1}$  =  $V_{CC2}$  = 5.5 V,  $T_J$  = 150°C,  $C_L$  = 5 pF,  $R_L$  = 100- $\Omega$  differential, input a 75-MHz 50% duty-cycle square wave, EN1 = EN2 = 5.5 V

|                 | PARAMETER                              | TEST CONDITIONS | MAX | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----------------|-----|-----|-----|------|
| $P_D$           | Maximum power dissipation (both sides) |                 |     |     | 180 | mW   |
| P <sub>D1</sub> | Maximum power dissipation (side 1)     |                 |     |     | 90  | mW   |
| P <sub>D2</sub> | Maximum power dissipation (side 2)     |                 |     |     | 90  | mW   |

Copyright © 2016, Texas Instruments Incorporated



#### 6.6 Insulation Specifications

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                                                             | SPECIF            | ICATION           | UNIT             |
|-------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|------------------|
|                   | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                                                             | DW                | DWW               | UNIT             |
| GENE              | RAL                                              |                                                                                                                                                                                                                                             |                   |                   |                  |
| CLR               | External clearance <sup>(1)</sup>                | Shortest terminal-to-terminal distance through air                                                                                                                                                                                          | >8                | >14.5             | mm               |
| CPG               | External creepage <sup>(1)</sup>                 | Shortest terminal-to-terminal distance across the package surface                                                                                                                                                                           | >8                | >14.5             | mm               |
| DTI               | Distance through the insulation                  | Minimum internal gap (internal clearance)                                                                                                                                                                                                   | >21               | >21               | μm               |
| СТІ               | Tracking resistance (comparative tracking index) | DIN EN 60112 (VDE 0303-11); IEC 60112; UL 746A                                                                                                                                                                                              | >600              | >600              | ٧                |
|                   | Material group                                   | According to IEC 60664-1                                                                                                                                                                                                                    | I                 | 1                 |                  |
|                   | O                                                | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                                                  | I–IV              | I–IV              |                  |
|                   | Overvoltage category per IEC 60664-1             | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                                                 | I–III             | I–IV              |                  |
| DIN V             | VDE V 0884-10 (VDE V 0884-10):2006-1             | 2 <sup>(2)</sup>                                                                                                                                                                                                                            |                   |                   |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage        | AC voltage (bipolar)                                                                                                                                                                                                                        | 2121              | 2828              | V <sub>PK</sub>  |
| V <sub>IOWM</sub> | Maximum isolation working voltage                | AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test; see Figure 1 and Figure 2                                                                                                                                          | 1500              | 2000              | V <sub>RMS</sub> |
| IOVVIVI           | <b>3</b>                                         | DC voltage                                                                                                                                                                                                                                  | 2121              | 2828              | $V_{DC}$         |
| V <sub>IOTM</sub> | Maximum transient isolation voltage              | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification)<br>t = 1 s (100% production)                                                                                                                                               | 8000              | 8000              | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage (3)              | Test method per IEC 60065, 1.2/50 μs waveform, V <sub>TEST</sub> = 1.6 x V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification)                                                                                                          | 8000              | 8000              | V <sub>PK</sub>  |
|                   |                                                  | Method a: After I/O safety test subgroup 2/3, $ V_{ini} = V_{IOTM},  t_{ini} = 60 \text{ s}; \\ V_{pd(m)} = 1.2 \times V_{IORM} = 2545 \text{ V}_{PK} \text{ (DW)} \text{ and } \\ 3394 \text{ V}_{PK} \text{ (DWW)},  t_m = 10 \text{ s} $ | ≤5                | ≤5                |                  |
| q <sub>pd</sub>   | Apparent charge (4)                              | Method a: After environmental tests subgroup 1, $ V_{ini} = V_{IOTM},  t_{ini} = 60 \text{ s}; \\ V_{pd(m)} = 1.6 \times V_{IORM} = 3394  V_{PK}  (DW) \text{ and} \\ 4525  V_{PK}  (DWW),  t_m = 10 \text{ s} $                            | ≤5                | ≤5                | рC               |
|                   | •                                                | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = V_{IORM}, \ t_{ini} = 1 \ s; \\ V_{pd(m)} = 1.875 \times V_{IORM} = 3977 \ V_{PK} \ (DW) \ and \\ 5303 \ V_{PK} \ (DWW), \ t_m = 1 \ s$             | ≤5                | ≤5                |                  |
| $C_{IO}$          | Barrier capacitance, input to output (5)         | $V_{IO} = 0.4 \times \sin(2\pi ft), f = 1 \text{ MHz}$                                                                                                                                                                                      | ~0.7              | ~0.7              | pF               |
| -                 |                                                  | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                                                              | >10 <sup>12</sup> | >10 <sup>12</sup> |                  |
| $R_{IO}$          | Isolation resistance, input to output (5)        | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$                                                                                                                                                             | >10 <sup>11</sup> | >10 <sup>11</sup> | Ω                |
|                   |                                                  | $V_{IO} = 500 \text{ V at } T_{S} = 150^{\circ}\text{C}$                                                                                                                                                                                    | >10 <sup>9</sup>  | >10 <sup>9</sup>  |                  |
|                   | Pollution degree                                 |                                                                                                                                                                                                                                             | 2                 | 2                 |                  |
|                   | Climatic category                                |                                                                                                                                                                                                                                             | 55/125/21         | 55/125/21         |                  |
| UL 157            | 77                                               |                                                                                                                                                                                                                                             |                   |                   |                  |
| V <sub>ISO</sub>  | Withstanding isolation voltage                   | $V_{TEST} = V_{ISO} = 5700 V_{RMS}$ , $t = 60 s$ (qualification);<br>$V_{TEST} = 1.2 \times V_{ISO} = 6840 V_{RMS}$ ,<br>t = 1 s (100% production)                                                                                          | 5700              | 5700              | V <sub>RMS</sub> |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated

<sup>(2)</sup> This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

<sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

<sup>(4)</sup> Apparent charge is electrical discharge caused by a partial discharge (pd).

<sup>(5)</sup> All pins on each side of the barrier tied together creating a two-terminal device.



#### 6.7 Safety-Related Certifications

| VDE                                                                                                                                                                                                                                                            | CSA                                                                                                                                                                                                                                                                                                                                                                          | UL                                                                       | CQC                                                                                                      | TUV                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Plan to certify according to<br>DIN V VDE V 0884-10<br>(VDE V 0884-10):2006-12<br>and DIN EN 60950-1 (VDE<br>0805 Teil 1):2011-01                                                                                                                              | Plan to certify under CSA<br>Component Acceptance<br>Notice 5A, IEC 60950-1 and<br>IEC 60601-1                                                                                                                                                                                                                                                                               | Plan to certify according<br>to UL 1577 Component<br>Recognition Program | Plan to certify according to<br>GB 4943.1-2011                                                           | Plan to certify according to<br>EN 61010-1:2010 (3rd Ed) and<br>EN 60950-1:2006/A11:2009/A1:2010/<br>A12:2011/A2:2013                                                                                                                                                                                                                                                             |
| Reinforced insulation<br>Maximum transient<br>isolation voltage, 8000 V <sub>PK</sub> ;<br>Maximum repetitive peak<br>isolation voltage, 2121 V <sub>PK</sub><br>(DW), 2828 V <sub>PK</sub> (DWW);<br>Maximum surge isolation<br>voltage, 8000 V <sub>PK</sub> | Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed., 800 V <sub>RMS</sub> (DW package) and 1450 V <sub>RMS</sub> (DWW package) max working voltage (pollution degree 2, material group I);  2 MOPP (Means of Patient Protection) per CSA 60601-1:14 and IEC 60601-1 Ed. 3.1, 250 V <sub>RMS</sub> (354 V <sub>PK</sub> ) max working voltage (DW package) | Single protection,<br>5700 V <sub>RMS</sub>                              | Reinforced Insulation, Altitude ≤ 5000 m, Tropical Climate, 250 V <sub>RMS</sub> maximum working voltage | 5700 V <sub>RMS</sub> Reinforced insulation per EN 61010-1:2010 (3rd Ed) up to working voltage of 600 V <sub>RMS</sub> (DW package) and 1000 V <sub>RMS</sub> (DWW package)  5700 V <sub>RMS</sub> Reinforced insulation per EN 60950-1:2006/A11:2009/A1:2010/A12:2011/A2:2013 up to working voltage of 800 V <sub>RMS</sub> (DW package) and 1450 V <sub>RMS</sub> (DWW package) |
| Certification planned                                                                                                                                                                                                                                          | Certification planned                                                                                                                                                                                                                                                                                                                                                        | Certification planned                                                    | Certification planned                                                                                    | Certification planned                                                                                                                                                                                                                                                                                                                                                             |

#### 6.8 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                            | TEST CONDITIONS                                                                                                                       | MIN | TYP | MAX    | UNIT |  |
|----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|------|--|
| DW PACKAGE     |                                      |                                                                                                                                       |     |     |        |      |  |
|                | Safety input, output, or supply      | $R_{\theta JA}$ = 82°C/W, $V_I$ = 5.5 V, $T_J$ = 150°C, $T_A$ = 25°C, see Figure 3                                                    |     |     | 277    | A    |  |
| I <sub>S</sub> | current                              | $R_{\theta JA} = 82^{\circ}\text{C/W}, \ V_I = 3.6 \ \text{V}, \ T_J = 150^{\circ}\text{C}, \ T_A = 25^{\circ}\text{C},$ see Figure 3 |     |     | 423 mA | MA   |  |
| Ps             | Safety input, output, or total power | $R_{\theta JA} = 82^{\circ}C/W$ , $T_J = 150^{\circ}C$ , $T_A = 25^{\circ}C$ , see Figure 5                                           |     |     | 1524   | mW   |  |
| T <sub>S</sub> | Maximum safety temperature           |                                                                                                                                       |     |     | 150    | °C   |  |
| DWW            | PACKAGE                              |                                                                                                                                       |     |     |        |      |  |
|                | Safety input, output, or supply      | $R_{\theta JA}$ = 84.6°C/W, $V_I$ = 5.5 V, $T_J$ = 150°C, $T_A$ = 25°C, see Figure 4                                                  |     |     | 269    | Λ    |  |
| I <sub>S</sub> | current                              | $R_{\theta JA}$ = 84.6°C/W, $V_I$ = 3.6 V, $T_J$ = 150°C, $T_A$ = 25°C, see Figure 4                                                  |     |     | 410    | mA   |  |
| P <sub>S</sub> | Safety input, output, or total power | $R_{\theta JA} = 84.6$ °C/W, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 6                                                              |     |     | 1478   | mW   |  |
| Ts             | Maximum safety temperature           |                                                                                                                                       |     |     | 150    | °C   |  |

The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* is that of a device installed on a High-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



#### 6.9 DC Electrical Characteristics

(over recommended operating conditions unless otherwise noted)

|                        | PARAMETER                                                        | TEST CONDITIONS                                                                                     | MIN                  | TYP                  | MAX                        | UNIT  |
|------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------------|-------|
| GENERAL                |                                                                  |                                                                                                     |                      |                      |                            |       |
| I <sub>IN(EN)</sub>    | Leakage Current on ENx pins                                      | Internal pullup on ENx pins                                                                         |                      | 13                   | 40                         | μΑ    |
| V <sub>CC+(UVLO)</sub> | Positive-going undervoltage-<br>lockout (UVLO) threshold         |                                                                                                     |                      |                      | 2.25                       | V     |
| V <sub>CC-(UVLO)</sub> | Negative-going UVLO threshold                                    |                                                                                                     | 1.7                  |                      |                            | V     |
| $V_{HYS(UVLO)}$        | UVLO threshold hysteresis                                        |                                                                                                     |                      | 0.2                  |                            | V     |
| $V_{EN(ON)}$           | EN pin turn-on threshold                                         |                                                                                                     |                      |                      | 0.7 V <sub>CCx</sub>       | V     |
| V <sub>EN(OFF)</sub>   | EN pin turn-off threshold                                        |                                                                                                     | 0.3 V <sub>CCx</sub> |                      |                            | V     |
| V <sub>EN(HYS)</sub>   | EN pin threshold hysteresis                                      |                                                                                                     |                      | 0.1 V <sub>CCx</sub> |                            | V     |
| CMTI                   | Common-mode transient immunity                                   | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> or 0 V;<br>V <sub>CM</sub> = 1000 V, see Figure 22 | 100                  | 120                  |                            | kV/μs |
| LVDS TX                |                                                                  |                                                                                                     |                      |                      |                            |       |
| V <sub>OD</sub>        | TX DC output differential voltage                                | $R_L = 100 \Omega$ , see Figure 23                                                                  | 250                  | 350                  | 450                        | mV    |
| $\Delta V_{OD}$        | Change in TX DC output differential between logic 1 and 0 states | $R_L = 100 \Omega$ , see Figure 23                                                                  | -10                  | 0                    | 10                         | mV    |
| V <sub>OC</sub>        | TX DC output common-<br>mode voltage                             | $R_L = 100 \Omega$ , see Figure 23                                                                  | 1.125                | 1.2                  | 1.375                      | V     |
| $\Delta V_{OC}$        | TX DC common-mode voltage difference                             | $R_L = 100 \Omega$ , see Figure 23                                                                  | -25                  | 0                    | 25                         | mV    |
|                        | TX output short circuit                                          | OUTx = 0                                                                                            |                      |                      | 10                         | A     |
| Ios                    | current through OUTx                                             | OUTxP = OUTxM                                                                                       |                      |                      | 10                         | mA    |
| l <sub>OZ</sub>        | TX output current when in high impedance                         | ENx = 0, OUTx from 0 to V <sub>CCx</sub>                                                            | <b>-</b> 5           |                      | 5                          | μΑ    |
|                        | TV                                                               | DW package: ENx = 0, DC offset = $V_{CC}$ / 2,<br>Swing = 200 mV, Frequency (f) = 1 MHz             |                      | 10                   |                            |       |
| C <sub>OUT</sub>       | TX output pad capacitance on OUTx at 1 MHz                       | DWW package: ENx = 0,<br>DC offset = V <sub>CC</sub> / 2, Swing = 200 mV,<br>Frequency (f) = 1 MHz  |                      | 10                   |                            | pF    |
| LVDS RX                |                                                                  |                                                                                                     |                      |                      |                            |       |
| V <sub>IC</sub>        | RX input common mode voltage                                     | V <sub>CCx</sub> ≥3 V                                                                               | 0.5  V <sub>ID</sub> | 1.2                  | 2.4 – 0.5  V <sub>ID</sub> | V     |
| V <sub>IT1</sub>       | Positive going RX input differential threshold                   | Across V <sub>IC</sub>                                                                              |                      |                      | 50                         | mV    |
| V <sub>IT2</sub>       | Negative going RX input differential threshold                   | Across V <sub>IC</sub>                                                                              | -50                  |                      |                            | mV    |
| I <sub>INx</sub>       | Input current on INx                                             | From 0 to V <sub>CC</sub> (each input independently)                                                |                      | 10                   | 20                         | μA    |
| $I_{INxP} - I_{INxM}$  | Input current balance                                            | From 0 to V <sub>CC</sub>                                                                           | -6                   |                      | 6                          | μA    |
|                        | RX input pad capacitance on                                      | DW package: DC offset = 1.2 V,<br>Swing = 200 mV, f = 1 MHz                                         |                      | 6.6                  |                            | , r   |
| C <sub>IN</sub>        | INx at 1 MHz                                                     | DWW package: DC offset = 1.2 V,<br>Swing = 200 mV, f = 1 MHz                                        |                      | 7.5                  |                            | pF    |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CCx}$ ;  $V_{CCO} = Output\text{-side } V_{CCx}$ .



# 6.10 DC Supply Current Characteristics

(over recommended operating conditions unless otherwise noted)

| Р                | ARAMETER             |                                                        | TEST CONDITIONS                                                                   | MIN | TYP  | MAX  | UNIT     |  |
|------------------|----------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|------|----------|--|
|                  |                      |                                                        | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≥ 50 mV                             |     | 2.3  | 3.6  |          |  |
|                  |                      |                                                        | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≤ −50 mV                            |     | 3.5  | 5.6  |          |  |
|                  |                      |                                                        | EN1 = EN2 = 1, $R_L$ = 100-Ω differential, $V_{ID} \ge 50$ mV                     |     | 6.2  | 9.9  |          |  |
|                  |                      |                                                        | EN1 = EN2 = 1, $R_L = 100-\Omega$ differential, $V_{ID} \le -50$ mV               |     | 7.5  | 12   |          |  |
|                  |                      | 3 V < V <sub>CC1</sub> ,<br>V <sub>CC2</sub> < 3.6 V   | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 50 Mbps  |     | 7.6  | 12.1 |          |  |
|                  |                      | t                                                      | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 125 Mbps |     | 8.5  | 13.6 |          |  |
| I <sub>CC1</sub> | Supply current       |                                                        | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 150 Mbps |     | 8.9  | 14.2 | A        |  |
| I <sub>CC2</sub> | side 1 and<br>side 2 |                                                        | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≥ 50 mV                             |     | 2.3  | 3.6  | mA       |  |
|                  |                      |                                                        | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≤ −50 mV                            |     | 3.6  | 5.7  |          |  |
|                  |                      |                                                        | EN1 = EN2 = 1, $R_L$ = 100-Ω differential, $V_{ID} \ge 50$ mV                     |     | 6.6  | 10.5 |          |  |
|                  |                      |                                                        | EN1 = EN2 = 1, $R_L = 100-\Omega$ differential, $V_{ID} \le -50$ mV               |     | 7.9  | 12.6 |          |  |
|                  |                      | 4.5 V < V <sub>CC1</sub> ,<br>V <sub>CC2</sub> < 5.5 V | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 50 Mbps  |     | 8.3  | 13.2 |          |  |
|                  |                      |                                                        | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 125 Mbps |     |      | 9.7  | 9.7 15.5 |  |
|                  |                      |                                                        | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 150 Mbps |     | 10.3 | 16.4 |          |  |

# 6.11 Timing Requirements for Distortion Correction Scheme

Valid data = 8b10b like data with DC balance and bounded disparity. See Figure 25.

|                       |                                                                                                                                                                               | MIN | NOM MAX | UNIT |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|
| t <sub>CALIB</sub>    | Time to complete internal calibration, after exiting idle state. LVDS TX output is held high during this time. During this time valid data must be presented at the receiver. | 250 | 750     | μs   |
| t <sub>IDLE</sub>     | The minimum duration of any idle state that must be maintained between valid data transmissions.                                                                              | 10  |         | μs   |
| t <sub>IDLE_OUT</sub> | After a channel enters idle state, the internal calibration loses lock after this time, and the LVDS outputs are gated high.                                                  | 200 | 600     | ns   |

Product Folder Links: ISO7821LLS



## **6.12 Switching Characteristics**

(over recommended operating conditions unless otherwise noted)

|                                      | PARAMETER                                                      | TEST CONDITIONS                                                                                                                                                         | MIN | TYP | MAX                     | UNIT    |
|--------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|---------|
| LVDS CH                              | ANNEL                                                          |                                                                                                                                                                         |     |     | <u> </u>                |         |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time                                         |                                                                                                                                                                         |     | 17  | 25                      | ns      |
| t <sub>sk(o)</sub>                   | Channel-to-channel output skew time                            | Opposite directional channels, same voltage and temperature                                                                                                             |     |     | 4.5                     | ns      |
| sk(pp)                               | Part-part skew                                                 | Same directional channels, same voltage and temperature                                                                                                                 |     |     | 4.5                     | ns      |
| t <sub>CMset</sub>                   | Common-mode setting time after EN = 0 to EN = 1 transition     | Common-mode capacitive load = 100 pF to 0.5 nF                                                                                                                          |     |     | 20                      | μs      |
|                                      | Total eye closure                                              | DC balanced data with maximum run length of 6 at 125 Mbps, RX $V_{ID}$ = 350 m $V_{PP}$ , 1 ns $t_{rf}$ 10%-90%, -40 < $T_A$ < 125°C, 3 V < $V_{CC1}$ , $V_{CC2}$ < 5 V |     |     | 30%                     |         |
|                                      | Total eye closure                                              | DC balanced data with maximum run length of 6 at 150 Mbps, RX $V_{ID}$ = 350 m $V_{PP}$ , 1 ns $t_{rf}$ 10%-90%, -40 < $T_A$ < 125°C, 3 V < $V_{CC1}$ , $V_{CC2}$ < 5 V |     |     | 40%                     |         |
| t <sub>fs</sub>                      | Default output delay time from input power loss                | Measured from the time V <sub>CC</sub> goes below 1.7 V, see Figure 21                                                                                                  |     | 0.2 | 9                       | μs      |
| LVDS TX                              | AND RX                                                         |                                                                                                                                                                         |     |     |                         |         |
| rf                                   | TX differential rise and fall times (20% to 80%)               | See Figure 19                                                                                                                                                           | 300 | 780 | 1380                    | ps      |
| ∆V <sub>OC(pp)</sub>                 | TX common-mode voltage peak-to-<br>peak at 100 Mbps            |                                                                                                                                                                         |     | 0   | 150                     | $mV_PP$ |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>  | TX disable time—valid output to HiZ                            | See Figure 20                                                                                                                                                           |     | 10  | 20                      | ns      |
| <sup>l</sup> PZH                     | TX enable time—HiZ to valid high output <sup>(1)</sup>         | See Figure 20                                                                                                                                                           |     | 10  | 20                      | ns      |
| V <sub>ID</sub>                      | Magnitude of RX input differential voltage for valid operation | Driven with voltage sources on RX pins, see figures in the <i>Parameter Measurement Information</i> section                                                             | 100 |     | 600                     | mV      |
| t <sub>rf(RX)</sub>                  | Allowed RX input differential rise and fall times (20% to 80%) | See Figure 24                                                                                                                                                           |     | 1   | 0.3 × UI <sup>(2)</sup> | ns      |

<sup>(1)</sup> The t<sub>PZL</sub> parameter is not defined because of the distortion-correction scheme. See the *Distortion-Correction Scheme* section for more information.

10

Submit Documentation Feedback

Product Folder Links: ISO7821LLS

<sup>(2)</sup> UI is the unit interval.



#### 6.13 Insulation Characteristics Curves





#### 6.14 Typical Characteristics





### **Typical Characteristics (continued)**



Figure 13. Propagation Delay Time vs V<sub>CCx</sub> Output Supply Voltage



Figure 14. Output Voltage vs  $V_{\text{CCx}}$  Output Supply Voltage



Figure 15. Distortion Correction Scheme Calibration Time  $(t_{CALIB})$ 



Figure 16. Transition From Valid Data to Idle ( $t_{IDLE\_OUT}$ )







Figure 18. Disable Time ( $t_{PLZ}$ ,  $t_{PHZ}$ )

# TEXAS INSTRUMENTS

## 7 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  50  $t_f \leq$  50
- B.  $C_P = 5$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 19. Switching Characteristics Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 5 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 20. Enable and Disable Propagation Delay Time Test Circuit and Waveform



## **Parameter Measurement Information (continued)**



A.  $C_L = 5 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 21. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 5$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 22. Common-Mode Transient Immunity Test Circuit



Figure 23. Driver Test Circuit

Product Folder Links: ISO7821LLS

Copyright © 2016, Texas Instruments Incorporated



# **Parameter Measurement Information (continued)**



Figure 24. Voltage Definitions and Waveforms



### 8 Detailed Description

#### 8.1 Overview

The ISO7821LLS device is an isolated LVDS buffer. The differential signal received on the LVDS input pins is first converted to CMOS logic levels. It is then transmitted across a silicon dioxide based capacitive isolation barrier using an On-Off Keying (OOK) modulation scheme. A high frequency carrier transmitted across the barrier represents one logic state and an absence of a carrier represents the other logic state. On the other side of the barrier a demodulator converts the OOK signal back to logic levels, which is then converted to LVDS outputs by a differential driver. This device incorporates advanced circuit techniques to maximize CMTI performance and minimize radiated emissions.

The ISO7821LLS device implements an eye-diagram improvement scheme to correct for signal distortions that are introduced in the LVDS receiver as well as the isolation channel. This enables the device to guarantee an eye closure of less than 30% at 125 Mbps, and less than 40% at 150 Mbps. The distortion correction scheme is optimized for operation with DC balanced data (for example 8b10b or equivalent) with a maximum run length of 6. The minimum data-rate of operation is also constrained to 50 Mbps. For general purpose data communication from 0 to 100 Mbps, the ISO782xLL family of devices should be considered.

The ISO7821LLS device is TIA/EIA-644-A standard compliant. The LVDS transmitter drives a minimum differential-output voltage magnitude of 250 mV into a 100-Ω load, and the LVDS receiver is capable of detecting differential signal ≥50 mV in magnitude. The device consumes 11 mA per channel at 150 Mbps with 5-V supplies.

The Functional Block Diagram section shows a conceptual block diagram of one channel of the ISO7821LLS device.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated



#### 8.3 Feature Description

The ISO7821LLS device is available in a two-channel configuration with a default differential-high output state. Table 1 lists the device features.

Table 1. Device Features

| PART<br>NUMBER | CHANNEL DIRECTION    | RATED ISOLATION                                             | MAXIMUM DATA RATE | DEFAULT DIFFERENTIAL OUTPUT |  |
|----------------|----------------------|-------------------------------------------------------------|-------------------|-----------------------------|--|
| ISO7821LLS     | 1 Forward, 1 Reverse | 5700 V <sub>RMS</sub> / 8000 V <sub>PK</sub> <sup>(1)</sup> | 150 Mbps          | High                        |  |

(1) See the Safety-Related Certifications section for detailed isolation ratings.

#### 8.3.1 Distortion-Correction Scheme

The ISO7821LLS device implements a distortion-correction scheme to correct for signal distortions that are introduced in the LVDS receiver as well as the isolation channel. This scheme is optimized for a DC-balanced data-stream with a maximum run length of 6. One example of such a data stream is 8b10b encoded data. The minimum data rate supported by the ISO7821LLS device is 50 Mbps and the maximum is 150 Mbps.

Figure 25 shows the timing requirements associated with the distortion correction scheme (see the *Timing Requirements for Distortion Correction Scheme* table for timing parameters). The input to the LVDS channel should be either idle low, idle high, or should have clock or DC-balanced data transitions at 25 MHz / 50 Mbps or higher. Low frequency or DC-unbalanced data is not allowed. The distortion-correction scheme runs an internal calibration each time the LVDS channel transitions from an idle state to a data transmission state. The calibration runs for a period of t<sub>CALIB</sub> during which the LVDS channel output is held at logic high. This calibration is also run at power up. Lack of activity on the receive inputs for a period greater than t<sub>IDLE\_OUT</sub> takes the channel to an uncalibrated state. If the communication protocol requires the channel to transition to the idle state, the idle-high or idle-low state must be held for at least duration of t<sub>IDI E</sub>.



A. Signals shown are differential logic states.

Logic high  $\rightarrow$  V<sub>IN+</sub> > V<sub>IN-</sub> Logic low  $\rightarrow$  V<sub>IN-</sub> > V<sub>IN+</sub>

- B. The data to ISOLVDS channel should be either idle high, idle low, clock, or valid data.
  Valid data = 8b10b like data with DC balance and bounded disparity.
- C. When transitioning from an uncalibrated sate to a calibrated state, the ISOLVDS channel output is gated high for up to t<sub>CALIB</sub>, during which the channel is calibrated.
- D. If the channel finds no transitions in the incoming data for a period of t<sub>IDLE\_OUT</sub>, the channel goes to an uncalibrated state.
- E. Power loss (which implies no data transitions) takes the channel to an uncalibrated state.
- F. If, for some reason, the idle-high or idle-low state must be held on the line, this state must be held for at least t<sub>IDLE</sub>.

Figure 25. DCD Correction Timing Diagram



#### 8.4 Device Functional Modes

Table 2 lists the functional modes for the ISO7821LLS device.

#### Table 2. ISO7821LLS Function Table<sup>(1)</sup>

| V <sub>CCI</sub> | V <sub>cco</sub> | INPUT<br>(INx±) <sup>(2)</sup> | OUTPUT ENABLE<br>(ENx) | OUTPUT<br>(OUTx±) <sup>(3)</sup> | COMMENTS                                                                                                                                                                                                                                                                                                                                          |
|------------------|------------------|--------------------------------|------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  | Н                              | H or open              | Н                                | Normal Operation:                                                                                                                                                                                                                                                                                                                                 |
| PU               | PU               | L                              | H or open              | L                                | A channel output assumes the logic state of the input.                                                                                                                                                                                                                                                                                            |
|                  |                  | I                              | H or open              | H or L                           |                                                                                                                                                                                                                                                                                                                                                   |
| Х                | PU               | х                              | L                      | Z                                | A low-logic state at the output enable causes the outputs to be in high impedance.                                                                                                                                                                                                                                                                |
| PD               | PU               | x                              | H or open              | н                                | Default mode: When $V_{\text{CCI}}$ is unpowered, a channel output assumes the logic high state. When $V_{\text{CCI}}$ transitions from unpowered to powered up, a channel output assumes the logic state of the input. When $V_{\text{CCI}}$ transitions from powered up to unpowered, a channel output assumes the selected default high state. |
| Х                | PD               | Х                              | Х                      | Undetermined                     | When V <sub>CCO</sub> is unpowered, a channel output is undetermined. When V <sub>CCO</sub> transitions from unpowered to powered up, a channel output assumes the logic state of the input                                                                                                                                                       |

- $$\begin{split} &V_{CCI} = Input\text{-side } V_{CC}; \ V_{CCO} = Output\text{-side } V_{CC}; \ PU = Powered \ up \ (V_{CCx} \ge 2.25 \ V); \ PD = Powered \ down \ (V_{CCx} \le 1.7 \ V); \ X = Irrelevant \ Input \ (INx\pm): \ H = high \ level \ (V_{ID} \ge 50 \ mV); \ L = low \ level \ (V_{ID} \le -50 \ mV); \ I = indeterminate \ (-50 \ mV < V_{ID} < 50 \ mV) \ Output \ (OUTx\pm): \ H = high \ level \ (V_{OD} \ge 250 \ mV); \ L = low \ level \ (V_{OD} \le -250 \ mV); \ Z = high \ impedance. \end{split}$$

#### 8.4.1 Device I/O Schematics



Figure 26. Device I/O Schematics



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The ISO7821LLS device is a high-performance, reinforced isolated dual-LVDS buffer. Isolation can be used to help achieve human and system safety, to overcome ground potential difference (GPD), or to improve noise immunity and system performance.

The LVDS signaling can be used over most interfaces to achieve higher data rates because the LVDS is only a physical layer. LVDS can also be used for a proprietary communication scheme implemented between a host controller and a slave. Example use cases include connecting a high-speed I/O module to a host controller, a subsystem connecting to a backplane, and connection between two high-speed subsystems. Many of these systems operate under harsh environments making them susceptible to electromagnetic interferences, voltage surges, electrical fast transients (EFT), and other disturbances. These systems must also meet strict limits on radiated emissions. Using isolation in combination with a robust low-noise signaling standard such as LVDS, achieves both high immunity to noise and low emissions.

Example end applications that could benefit from the ISO7821LLS device include high-voltage motor control, test and measurement, industrial automation, and medical equipment.

#### 9.2 Typical Application

One application for isolated LVDS buffers is for point-to-point communication between two high-speed capable, application-specific integrated circuits (ASICs) or FPGAs. In a high-voltage motor control application, for example, Node 1 could be a controller on a low-voltage or earth referenced board, and Node 2, could be controller placed on the power board, biased to high voltage. Figure 27 and Figure 28 show the application schematics.

Figure 28 provides further details of using the ISO7821LLS device to isolate the LVDS interface. The LVDS connection to the ISO7821LLS device can be traces on a board (shown as straight lines between Node 1 and the ISO7821LLS device), a twisted pair cable (as shown between Node 2 and the ISO7821LLS device), or any other controlled impedance channel. Differential  $100-\Omega$  terminations are placed near each LVDS receiver. The characteristic impedance of the channel should also be  $100-\Omega$  differential.

In the example shown in Figure 27 and Figure 28, the ISO7821LLS device provides reinforced or safety isolation between the high-voltage elements of the motor drive and the low-voltage control circuitry. This configuration also ensures reliable communication, regardless of the high conducted and radiated noise present in the system.

O Submi



## **Typical Application (continued)**



Copyright © 2016, Texas Instruments Incorporated

Figure 27. Isolated LVDS Interface in Motor Control Application



Figure 28. Isolated LVDS Interface Between Two Nodes (ASIC or FPGA)

Copyright © 2016, Texas Instruments Incorporated



### **Typical Application (continued)**

#### 9.2.1 Design Requirements

For the ISO7821LLS device, use the parameters listed in Table 3.

**Table 3. Design Parameters** 

| PARAMETER                                           | VALUE                                  |
|-----------------------------------------------------|----------------------------------------|
| Supply voltage range, $V_{CC1}$ and $V_{CC2}$       | 3 V to 5.5 V                           |
| Receiver common-mode voltage range                  | $0.5  V_{ID} $ to $2.4 - 0.5  V_{ID} $ |
| External termination resistance                     | 100 Ω                                  |
| Interconnect differential characteristic impedance  | 100 Ω                                  |
| Signaling rate                                      | 50 to 150 Mbps                         |
| Decoupling capacitor from V <sub>CC1</sub> and GND1 | 0.1 μF                                 |
| Decoupling capacitor from V <sub>CC2</sub> and GND2 | 0.1 μF                                 |

#### 9.2.2 Detailed Design Procedure

The ISO7821LLS device has minimum requirements on external components for correct operation. External bypass capacitors (0.1  $\mu$ F) are required for both supplies (V<sub>CC1</sub> and V<sub>CC2</sub>). A termination resistor with a value of 100  $\Omega$  is required between each differential input pair (INx+ and INx-), with the resistors placed as close to the device pins as possible. A differential termination resistor with a value of 100  $\Omega$  is required on the far end for the LVDS transmitters. Figure 29 shows these connections.



Figure 29. Typical ISO7821LLS Circuit Hook-Up



#### 9.2.2.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO7821LLS device incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- · Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

#### 9.2.3 Application Curve

Figure 30 shows a typical eye diagram of the ISO7821LLS device which indicates low jitter and a wide-open eye at the maximum data rate of 150 Mbps.



Figure 30. Eye Diagram at 150 Mbps PRBS, 3.3 V and 25°C

#### 10 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, a 0.1- $\mu$ F bypass capacitor is recommended at the input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501 or SN6505. For such applications, detailed power supply design and transformer selection recommendations are available in the following data sheets: SN6501 Transformer Driver for Isolated Power Supplies (SLLSEA0) and SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies (SLLSEA0).

Product Folder Links: ISO7821LLS



## 11 Layout

#### 11.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 31). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.
- While routing differential traces on a board, TI recommends that the distance between two differential pairs be
  much higher (at least 2x) than the distance between the traces in a differential pair. This distance minimizes
  crosstalk between the two differential pairs.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

The ISO7821LLS device requires no special layout considerations to mitigate electromagnetic emissions.

For detailed layout recommendations, see the application note, Digital Isolator Design Guide (SLLA284).

#### 11.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps (or rise and fall times higher than 1 ns) and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 epoxy-glass as PCB material. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and self-extinguishing flammability-characteristics.

#### 11.2 Layout Example



Figure 31. Layout Example

24 Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Digital Isolator Design Guide (SLLA284)
- ISO782xLLx Isolated Dual LVDS Buffer Evaluation Module (SLLU240)
- Isolation Glossary (SLLA353)
- LVDS Owner's Manual (SNLA187)
- SN6501 Transformer Driver for Isolated Power Supplies (SLLSEA0)
- SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies (SLLSEP9)

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates — go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button to register and receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: ISO7821LLS





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |               |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| ISO7821LLSDW     | ACTIVE        | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | ISO7821LLS           | Samples |
| ISO7821LLSDWR    | ACTIVE        | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | ISO7821LLS           | Samples |
| ISO7821LLSDWW    | ACTIVE        | SOIC         | DWW                | 16   | 45             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | ISO7821LLS           | Samples |
| ISO7821LLSDWWR   | ACTIVE        | SOIC         | DWW                | 16   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | ISO7821LLS           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7821LLSDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7821LLSDWWR | SOIC            | DWW                | 16 | 1000 | 330.0                    | 24.4                     | 18.0       | 10.0       | 3.0        | 20.0       | 24.0      | Q1               |

www.ti.com 5-Dec-2023



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7821LLSDWR  | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO7821LLSDWWR | SOIC         | DWW             | 16   | 1000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

#### **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ISO7821LLSDW  | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| ISO7821LLSDWW | DWW          | SOIC         | 16   | 45  | 507    | 20     | 5000   | 9      |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 mm per side.
- 4. This dimension does not include interlead flash.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated