









# TRSF3232E 3-V TO 5.5-V Two-Channel RS-232 1-Mbit/s Line Driver and Reciever with ±15-kV IEC ESD Protection in Small Package

### 1 Features

- Operates with 3-V to 5.5-V V<sub>CC</sub> supply
- Operates up to 1 Mbit/s
- Low supply current: 300 µA typical ٠
- External capacitors: 4 × 0.1 µF
- Accept 5-V logic input with 3.3-V supply
- Latch-up performance exceeds 100 mA Per JESD ٠ 78. class II
- ESD protection for RS-232 pins
  - ±15-kV Human-Body Model (HBM)
  - ±15-kV IEC 61000-4-2 air-gap discharge
  - ±8-kV IEC 61000-4-2 contact discharge
- Available in near chip scale QFN (3mmx3mm) package (85% smaller than SOIC-16)

### 2 Applications

- Industrial PCs •
- Wired networking •
- Data center and enterprise computing
- Battery-powered systems
- **PDAs** •
- **Notebooks** •
- Palmtop PCs
- Hand-held equipment

### **3 Description**

The TRSF3232E consists of two line drivers, two line receivers, and a dual charge-pump circuit with ±15-kV ESD protection pin to pin (serial-port connection pins, including GND). This device provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3-V to 5.5-V supply. The TRSF3232E operates at data signaling rates up to 1 Mbit/s and a driver output slew rate of 14 V/µs to 150 V/µs.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |  |  |  |  |
|-------------|------------------------|-------------------|--|--|--|--|--|--|
|             | D (SOIC)               | 9.90 mm x 3.91 mm |  |  |  |  |  |  |
|             | DB (SSOP)              | 6.20 mm x 5.30 mm |  |  |  |  |  |  |
| TRSF3232E   | DW (SOIC)              | 10.3 mm x 7.50 mm |  |  |  |  |  |  |
|             | PW (TSSOP)             | 5.00 mm x 4.40 mm |  |  |  |  |  |  |
|             | RGT (VQFN)             | 3.00 mm x 3.00 mm |  |  |  |  |  |  |

For all available packages, see the orderable addendum at (1)the end of the data sheet.



Logic Diagram (Positive Logic)





Page

### **Table of Contents**

| 1 Features                               | 1  |
|------------------------------------------|----|
| 2 Applications                           | 1  |
| 3 Description                            |    |
| 4 Revision History                       | 2  |
| 5 Pin Configuration and Functions        |    |
| 6 Specifications                         | 4  |
| 6.1 Absolute Maximum Ratings             |    |
| 6.2 ESD Ratings                          |    |
| 6.3 ESD Protection, Driver               |    |
| 6.4 ESD Protection, Receiver             | 4  |
| 6.5 Recommended Operating Conditions     | 5  |
| 6.6 Thermal Information                  | 5  |
| 6.7 Electrical Characteristics           | 5  |
| 6.8 Electrical Characteristics, Driver   | 6  |
| 6.9 Electrical Characteristics, Receiver | 6  |
| 6.10 Switching Characteristics, Driver   | 7  |
| 6.11 Switching Characteristics, Reveiver | 7  |
| 6.12 Typical Characteristics             | 8  |
| 7 Parameter Measurement Information      |    |
| 8 Detailed Description                   | 10 |

| 8.1 Overview                                          | .10 |
|-------------------------------------------------------|-----|
| 8.2 Functional Block Diagram                          | .10 |
| 8.3 Feature Description.                              |     |
| 8.4 Device Functional Modes                           |     |
| 9 Application and Implementation                      | .12 |
| 9.1 Application Information                           |     |
| 9.2 Typical Application                               |     |
| 10 Power Supply Recommendations                       |     |
| 11 Layout                                             |     |
| 11.1 Layout Guidelines                                |     |
| 11.2 Layout Example                                   |     |
| 12 Device and Documentation Support                   |     |
| 12.1 Receiving Notification of Documentation Updates. |     |
| 12.2 Support Resources                                |     |
| 12.3 Trademarks                                       |     |
| 12.4 Electrostatic Discharge Caution                  |     |
| 12.5 Glossary                                         | .15 |
| 13 Mechanical, Packaging, and Orderable               |     |
| Information                                           | 15  |
|                                                       |     |

### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (December 2020) to Revision B (June 2021)

- Added Applications: Industrial PCs, Wired networking, and Data center and enterprise computing......1
- Changed the table note in the ESD Protection, Driver table to make it applicable to D and PW packages......4
- Changed the table note in the ESD Protection, Reciever table to make it applicable to D and PW packages....
   4
- Changed the thermal parameter values for D and PW packages in the *Thermal Information* table......5

| Ch | nanges from Revision * (August 2007) to Revision A (December 2020)                                    | Page |
|----|-------------------------------------------------------------------------------------------------------|------|
|    | Added Device Information table, ESD Ratings table, Feature Description section, Device Functional Mod |      |
|    | Application and Implementation section, Power Supply Recommendations section, Layout section, Device  | се   |
|    | and Documentation Support section, and Mechanical, Packaging, and Orderable Information section       | 1    |
| •  | Added Note to the ESD Protection, Driver                                                              | 4    |
| •  | Added Note to the ESD Protection, Receiver                                                            | 4    |
| •  | Added t <sub>sk(p)</sub> row for RGT package in the Switching Characteristics, Driver                 | 7    |
|    | Added tPLH and tPHL rows for RGT package in the Switching Characteristics, Reveiver                   |      |
| •  | Added tsk(p) row for RGT package in the Switching Characteristics, Reveiver                           | 7    |



### **5** Pin Configuration and Functions





#### Figure 5-2. RGT, VQFN Package (Top View)

### Figure 5-1. D, DB, DW, or PW Package (Top View)

#### Table 5-1. Pin Functions

| PIN             |                 |             | - I/O <sup>(1)</sup> | DESCRIPTION                                                    |  |  |
|-----------------|-----------------|-------------|----------------------|----------------------------------------------------------------|--|--|
| NAME            | D, DB, DW or PW | RGT         |                      | DESCRIPTION                                                    |  |  |
| C1+             | 1               | 16          | -                    | Positive lead of C1 capacitor                                  |  |  |
| V+              | 2               | 15          | 0                    | Positive charge pump output for storage capacitor only         |  |  |
| C1-             | 3               | 1           | -                    | Negative lead of C1 capacitor                                  |  |  |
| C2+             | 4               | 2           | -                    | Positive lead of C2 capacitor                                  |  |  |
| C2-             | 5               | 3           | -                    | Negative lead of C2 capacitor                                  |  |  |
| V-              | 6               | 4           | 0                    | Negative charge pump output for storage capacitor only         |  |  |
| DOUT2           | 7               | 5           | 0                    | RS232 line data output (to remote RS232 system)                |  |  |
| RIN2            | 8               | 6           | I                    | RS232 line data input (from remote RS232 system)               |  |  |
| ROUT2           | 9               | 7           | 0                    | Logic data output (to UART)                                    |  |  |
| DIN2            | 10              | 8           | I                    | Logic data input (from UART)                                   |  |  |
| DIN1            | 11              | 9           | I                    | Logic data input (from UART)                                   |  |  |
| ROUT1           | 12              | 10          | 0                    | Logic data output (to UART)                                    |  |  |
| RIN1            | 13              | 11          | I                    | RS232 line data input (from remote RS232 system)               |  |  |
| DOUT1           | 14              | 12          | 0                    | RS232 line data output (to remote RS232 system)                |  |  |
| GRD             | 15              | 13          | -                    | Ground                                                         |  |  |
| V <sub>CC</sub> | 16              | 14          | -                    | Supply Voltage, Connect to external 3-V to 5.5-V power supply  |  |  |
| Thermal Pad     | -               | Thermal Pad | -                    | Exposed thermal pad. Can be connected to GND or left floating. |  |  |

(1) Signal Types: I = Input, O = Output, I/O = Input or Output.



### 6 Specifications 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) see note (1)

|                  |                                                     |           |      | MIN                   | MAX  | UNIT |
|------------------|-----------------------------------------------------|-----------|------|-----------------------|------|------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup>                 |           |      | -0.3                  | 6    | V    |
| V+               | Positive-output supply voltage range <sup>(2)</sup> |           | -0.3 | 7                     | V    |      |
| V–               | Negative-output supply voltage range <sup>(2)</sup> |           | 0.3  | -7                    | V    |      |
| V+ – V–          | Supply voltage difference <sup>(2)</sup>            |           |      | 13                    | V    |      |
| V                | Input voltago rango                                 | Drivers   |      | -0.3                  | 6    | V    |
| VI               | Input voltage range                                 | Receivers |      | -25                   | 25   | v    |
| V                |                                                     | Drivers   |      | -13.2                 | 13.2 | V    |
| Vo               | Output voltage range Receivers                      |           | -0.3 | V <sub>CC</sub> + 0.3 | v    |      |
| TJ               | Operating virtual junction temperature              |           |      |                       | 150  | °C   |
| T <sub>stg</sub> | Storage temperature range                           |           |      | -65                   | 150  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to network GND.

### 6.2 ESD Ratings

|         |                         |                                                                              | VALUE | UNIT |
|---------|-------------------------|------------------------------------------------------------------------------|-------|------|
| V       | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>1</sup> .            | ±3000 | V    |
| V (ESD) |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>2</sup> | ±1500 | v    |

#### 6.3 ESD Protection, Driver

| PIN NAME     | TEST CONDITIONS                                | ТҮР | UNIT |
|--------------|------------------------------------------------|-----|------|
|              | Human-body model (HBM)                         | ±15 |      |
| DOUT1, DOUT2 | IEC 61000-4-2 Air-Gap Discharge <sup>(1)</sup> | ±15 | kV   |
|              | IEC 61000-4-2 Contact Discharge <sup>(1)</sup> | ±8  |      |

 For RGT, D and PW packages only: A minimum of 1-µF capacitor is needed between V<sub>CC</sub> and GND to meet the specified IEC ESD level.

#### 6.4 ESD Protection, Receiver

| PIN NAME   | TEST CONDITIONS                                | ТҮР | UNIT |
|------------|------------------------------------------------|-----|------|
|            | нвм                                            | ±15 |      |
| RIN1, RIN2 | IEC 61000-4-2 Air-Gap Discharge <sup>(1)</sup> | ±15 | kV   |
|            | IEC 61000-4-2 Contact Discharge <sup>(1)</sup> | ±8  |      |

 For RGT, D and PW packages only: A minimum of 1-µF capacitor is needed between V<sub>CC</sub> and GND to meet the specified IEC ESD level.



### 6.5 Recommended Operating Conditions

See note (1)

|                |                                 |     |                         | MIN | NOM | MAX | UNIT |
|----------------|---------------------------------|-----|-------------------------|-----|-----|-----|------|
|                | Supply voltage                  |     | V <sub>CC</sub> = 3.3 V | 3   | 3.3 | 3.6 | V    |
|                |                                 |     | V <sub>CC</sub> = 5 V   | 4.5 | 5   | 5.5 | v    |
| V              |                                 | DIN | V <sub>CC</sub> = 3.3 V | 2   |     |     | V    |
| VIH            | Driver high-level input voltage | DIN | V <sub>CC</sub> = 5 V   | 2.4 |     |     | v    |
| VIL            | Driver low-level input voltage  |     | DIN                     |     |     | 0.8 | V    |
| V              | Driver input voltage            |     | DIN                     | 0   |     | 5.5 | V    |
| VI             | Receiver input voltage          | · · | -25                     |     | 25  | v   |      |
| т              | Operating free-air temperature  |     | TRSF3232EI              | -40 |     | 85  | - °C |
| T <sub>A</sub> |                                 |     | TRSF3232EC              | 0   |     | 70  |      |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 9-1).

#### 6.6 Thermal Information

|                               |                                               | TRSF3232E  |          |           |              |            |      |  |
|-------------------------------|-----------------------------------------------|------------|----------|-----------|--------------|------------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                               | PW (TSSOP) | D (SOIC) | DW (SOIC) | DB<br>(SSOP) | RGT (VQFN) | UNIT |  |
|                               |                                               |            | 16 Pins  | 16 Pins   | 16 Pins      | 16 Pins    |      |  |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance        | 108.2      | 85.9     | 57        | 46           | 48.8       | °C/W |  |
| R <sub>θJC(top)</sub>         | Junction-to-case (bottom) thermal resistance  | 39.0       | 43.1     | 33.5      | 36.2         | 55.8       | °C/W |  |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance          | 54.4       | 44.5     | 37.1      | 43.8         | 23.2       | °C/W |  |
| Ψ <sub>JT</sub>               | Junction-to-top<br>characterization parameter | 3.3        | 10.1     | 7.5       | 4.2          | 1.7        | °C/W |  |
| Ψјв                           | Junction-to-board characterization parameter  | 53.8       | 44.1     | 37.1      | 42.9         | 23.2       | °C/W |  |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance  | N/A        | N/A      | N/A       | N/A          | 9.0        | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

### **6.7 Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|     | PARAMETER TEST CONDITIONS <sup>(1)</sup> |          |                         | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-----|------------------------------------------|----------|-------------------------|-----|--------------------|-----|------|
| Icc | Supply current                           | No load, | $V_{CC}$ = 3.3 V or 5 V |     | 0.3                | 1   | mA   |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 9-1). (2) All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.



### 6.8 Electrical Characteristics, Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                    | TEST CONDITIO                                 | MIN                       | TYP <sup>(2)</sup> | MAX     | UNIT |    |
|------------------------|------------------------------|-----------------------------------------------|---------------------------|--------------------|---------|------|----|
| V <sub>OH</sub>        | High-level output voltage    | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,     | DIN = GND                 | 5                  | 5.5     |      | V  |
| V <sub>OL</sub>        | Low-level output voltage     | DOUT at $R_L = 3 k\Omega$ to GND,             | DIN = V <sub>CC</sub>     | -5                 | -5.4    |      | V  |
| I <sub>IH</sub>        | High-level input current     | $V_{I} = V_{CC}$                              |                           |                    | ±0.01   | ±1   | μΑ |
| I <sub>IL</sub>        | Low-level input current      | V <sub>I</sub> at GND                         |                           |                    | ±0.01   | ±1   | μΑ |
|                        |                              | V <sub>CC</sub> = 3.6 V, V <sub>O</sub> = 0 V |                           |                    | ±35     | ±60  |    |
| I <sub>OS</sub><br>(3) | Short-circuit output current |                                               | RGT package only          |                    | ±35     | ±60  | mA |
| (3)                    |                              | $V_{CC} = 5.5 V, V_{O} = 0 V$                 | D, DB, DW, PW<br>packages |                    | ±35 ±90 |      |    |
| r <sub>o</sub>         | Output resistance            | $V_{CC}$ , V+, and V– = 0 V,                  | $V_0 = \pm 2 V$           | 300                | 10M     |      | Ω  |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 9-1). All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. Short-circuit durations should be controlled to prevent exceeding the device absolute power dissipation ratings, and not more than one (1)

(2)

(3) output should be shorted at a time.

### 6.9 Electrical Characteristics, Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                               | TEST CONDITIONS <sup>(1)</sup>               | MIN                      | TYP <sup>(2)</sup>       | MAX | UNIT |
|------------------|---------------------------------------------------------|----------------------------------------------|--------------------------|--------------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage                               | I <sub>OH</sub> = -1 mA                      | V <sub>CC</sub> –<br>0.6 | V <sub>CC</sub> –<br>0.1 |     | V    |
| V <sub>OL</sub>  | Low-level output voltage                                | I <sub>OL</sub> = 1.6 mA                     |                          |                          | 0.4 | V    |
| V                | Positive-going input threshold                          | V <sub>CC</sub> = 3.3 V                      |                          | 1.5                      | 2.4 | V    |
| VIT+             | V <sub>IT+</sub> voltage                                | V <sub>CC</sub> = 5 V                        |                          | 1.8                      | 2.4 | v    |
| V                | Negative-going input threshold                          | V <sub>CC</sub> = 3.3 V                      | 0.6                      | 1.2                      |     | V    |
| V <sub>IT-</sub> | voltage                                                 | $V_{CC} = 5 V$                               | 0.8                      | 1.5                      |     | v    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT–</sub> ) |                                              |                          | 0.3                      |     | V    |
| r <sub>i</sub>   | Input resistance                                        | $V_1 = \pm 3 \text{ V to } \pm 25 \text{ V}$ | 3                        | 5                        | 7   | kΩ   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 9-1). (1) (2) All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.



### 6.10 Switching Characteristics, Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                                                                                                       | TEST COM                                                                               | TEST CONDITIONS <sup>(1)</sup>                            |      |     |     | UNIT   |
|--------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------|------|-----|-----|--------|
|                    | Maximum data rate                                                                                     | R <sub>L</sub> = 3 kΩ,                                                                 | C <sub>L</sub> = 250 pF,V <sub>CC</sub> = 3 V to<br>4.5 V | 1000 |     |     | kbit/s |
|                    | (see Figure 7-1)                                                                                      | One DOUT switching                                                                     | $C_{L}$ = 1000 pF,V <sub>CC</sub> = 3.5 V<br>to 5.5 V     | 1000 |     |     | KDII/S |
|                    | $C_{L} = 1000 \text{ pF}, R_{L} = 3 \text{ k}\Omega,$ $V_{cc} = 5 \text{ V} \text{ (see Figure 7-2)}$ | RGT package only                                                                       | 70                                                        |      |     |     |        |
| t <sub>sk(p)</sub> | Pulse skew <sup>(3)</sup>                                                                             | $C_L$ = 150 pF to 2500 pF,<br>$R_L$ = 3 k $\Omega$ to 7 k $\Omega$ (see<br>Figure 7-2) | D, DB, DW, PW packages                                    |      | 300 |     | ns     |
| SR(tr)             | Slew rate,<br>transition region<br>(see Figure 7-1)                                                   | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 15<br>V                                                  | 50 pF to 1000 pF, V <sub>CC</sub> = 3.3                   | 14   |     | 150 | V/µs   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 9-1). (1)

(2)

All typical values are at  $V_{CC} = 3.3$  V or  $V_{CC} = 5$  V, and  $T_A = 25^{\circ}$ C. Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device. (3)

### 6.11 Switching Characteristics, Reveiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                                  | TEST CON                | IDITIONS <sup>(1)</sup> | MIN TYP <sup>(2)</sup> MAX | UNIT |
|--------------------|----------------------------------|-------------------------|-------------------------|----------------------------|------|
| t                  | Propagation delay time, low- to  | C <sub>L</sub> = 150 pF | RGT package             | 85                         | ns   |
| t <sub>PLH</sub>   | high-level output                |                         | D, DB, DW, PW packages  | 300                        | 115  |
| +                  | Propagation delay time, high- to | C <sub>L</sub> = 150 pF | RGT package             | 110                        | ns   |
| t <sub>PHL</sub>   | low-level output                 | D, DB, DW, PW packages  |                         | 300                        | 115  |
| t                  | Pulse skew <sup>(3)</sup>        | RGT package             |                         | 25                         | ns   |
| t <sub>sk(p)</sub> |                                  | D, DB, DW, PW packages  |                         | 300                        | 115  |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 9-1). All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device. (1)

(2)

(3)



### 6.12 Typical Characteristics





### **7 Parameter Measurement Information**



NOTES: A. C<sub>L</sub> includes probe and jig capacitance. B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns,  $t_f \le 10$  ns.

Figure 7-1. Driver Slew Rate



NOTES: A. CL includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns,  $t_f \le 10$  ns.

#### Figure 7-2. Driver Pulse Skew



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns.  $t_f \le 10$  ns.

### Figure 7-3. Receiver Propagation Delay Times



### 8 Detailed Description

### 8.1 Overview

The TRSF3232E device consists of two line drivers, two line receivers, and a dual charge-pump circuit with ±15kV IEC ESD protection between serial-port connection terminals and GND. The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from one 3-V to 5.5-V supply. The device operates at data signaling rates up to 1 Mbps and a maximum of 150-V/µs driver output slew rate. Outputs are protected against shorts to ground.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Power

The power block increases, inverts, and regulates voltage at V+ and V– pins using a charge pump that requires four external capacitors.

#### 8.3.2 RS232 Driver

Two drivers interface the standard logic level to RS232 levels. Both DIN inputs must be valid high or low.

#### 8.3.3 RS232 Receiver

Two receivers interface RS232 levels to standard logic levels. An open input results in a high output on ROUT. Each RIN input includes an internal standard RS232 load.



### 8.4 Device Functional Modes

| INPUT DIN <sup>(1)</sup> | OUTPUT DOUT |  |  |  |  |  |
|--------------------------|-------------|--|--|--|--|--|
| L                        | Н           |  |  |  |  |  |
| Н                        | L           |  |  |  |  |  |
|                          |             |  |  |  |  |  |

Table 8-1. Each Driver

(1) H = high level, L = low level

#### Table 8-2. Each Receiver

| INPUT RIN <sup>(1)</sup> | OUTPUT ROUT |  |  |  |  |
|--------------------------|-------------|--|--|--|--|
| L                        | н           |  |  |  |  |
| Н                        | L           |  |  |  |  |
| Open                     | Н           |  |  |  |  |

(1) H = high level, L = low level,

Open = input disconnected or connected driver off

### 8.4.1 $V_{CC}$ Powered by 3 V to 5.5 V

The device is in normal operation.

### 8.4.2 V<sub>CC</sub> Unpowered, V<sub>CC</sub> = 0 V

When the TRSF3232E device is unpowered, it can be safely connected to an active remote RS232 device.



### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **9.1 Application Information**

The TRSF3232E device is designed to convert single-ended signals into RS232-compatible signals, and viceversa. This device can be used in any application where an RS232 line driver or receiver is required.

ROUT and DIN connect to UART or general-purpose logic lines. RIN and DOUT lines connect to a RS232 connector or cable.

#### 9.2 Typical Application



C3 can be connected to  $V_{CC}$  or GND. Α.

#### Figure 9-1. Typical Operating Circuit and Capacitor Values

| Table 9-        | Table 9-1. VCC vs Capacitor Values |            |  |  |  |  |  |  |  |
|-----------------|------------------------------------|------------|--|--|--|--|--|--|--|
| V <sub>cc</sub> | C1                                 | C2, C3, C4 |  |  |  |  |  |  |  |
| 3.3 V ± 0.3 V   | 0.1 µF                             | 0.1 µF     |  |  |  |  |  |  |  |
| 5 V ± 0.5 V     | 0.047 µF                           | 0.33 µF    |  |  |  |  |  |  |  |
| 3 V to 5.5 V    | 0.1 µF                             | 0.47 µF    |  |  |  |  |  |  |  |

| Table | 9-1. | VCC | vs  | Capa | ncitor | Values |
|-------|------|-----|-----|------|--------|--------|
| IUDIC | v-1. |     | v 3 | Jupe |        | values |



#### 9.2.1 Design Requirements

- Recommended  $V_{CC}$  is 3.3 V or 5 V
  - 3 V to 5.5 V is also possible
- Maximum recommended bit rate is 250 kbites

| Vcc           | C1       | C2, C3, C4 |  |  |  |  |  |  |  |
|---------------|----------|------------|--|--|--|--|--|--|--|
| 3.3 V ± 0.3 V | 0.1 µF   | 0.1 µF     |  |  |  |  |  |  |  |
| 5 V ± 0.5 V   | 0.047 µF | 0.33 µF    |  |  |  |  |  |  |  |
| 3 V to 5.5 V  | 0.1 µF   | 0.47 µF    |  |  |  |  |  |  |  |

### Table 9-2. $V_{CC}$ versus Capacitor Values

### 9.2.2 Detailed Design Procedure

All DIN inputs must be connected to valid low or high logic levels. Select capacitor values based on VCC level for best performance.

#### 9.2.3 Application Performance Plots

VCC must be between 3 V and 5.5 V. Charge pump capacitors must be chosen using Table 3



Figure 9-2. 1 Mbps timing waveform from driver input to receiver output loopback. DOUT to RIN trace is in purple, DIN trace is in yellow and ROUT trace is in pink



### **10 Power Supply Recommendations**

The supply voltage, V<sub>CC</sub>, should be between 3 V and 5.5 V. Select the charge-pump capacitors using Table 3.

### 11 Layout

### **11.1 Layout Guidelines**

Keep the external capacitor traces short, specifically on the C1 and C2 nodes that have the fastest rise and fall times.

### 11.2 Layout Example



Figure 11-1. Layout Diagram



### **12 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **12.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | 0       | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
| TRSF3232ECDB     | LIFEBUY | SSOP         | DB      | 16   | 80      | RoHS & Green | (6)<br>NIPDAU | Level-1-260C-UNLIM | 0 to 70      | RT32EC         |         |
| TRSF3232ECDR     | ACTIVE  | SOIC         | D       | 16   | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TRSF3232EC     | Samples |
| TRSF3232ECDWR    | LIFEBUY | SOIC         | DW      | 16   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TRSF3232EC     |         |
| TRSF3232ECPWR    | ACTIVE  | TSSOP        | PW      | 16   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | RT32EC         | Samples |
| TRSF3232EIDR     | ACTIVE  | SOIC         | D       | 16   | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TRSF3232EI     | Samples |
| TRSF3232EIDW     | LIFEBUY | SOIC         | DW      | 16   | 40      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TRSF3232EI     |         |
| TRSF3232EIDWR    | LIFEBUY | SOIC         | DW      | 16   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TRSF3232EI     |         |
| TRSF3232EIPWR    | ACTIVE  | TSSOP        | PW      | 16   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | RT32EI         | Samples |
| TRSF3232EIRGTR   | ACTIVE  | VQFN         | RGT     | 16   | 3000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | F3232          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



#### www.ti.com

### PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    | ,  |      |                          |                          |            |            | -          |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TRSF3232ECDR                | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TRSF3232ECDR                | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TRSF3232ECDWR               | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| TRSF3232ECPWR               | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRSF3232EIDR                | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TRSF3232EIDR                | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TRSF3232EIDWR               | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| TRSF3232EIPWR               | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRSF3232EIPWR               | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRSF3232EIRGTR              | VQFN            | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

16-Dec-2023



| All dimensions are nominal | ñ            | · · · · · · · · · · · · · · · · · · · |      |      |             |            |             |
|----------------------------|--------------|---------------------------------------|------|------|-------------|------------|-------------|
| Device                     | Package Type | Package Drawing                       | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TRSF3232ECDR               | SOIC         | D                                     | 16   | 2500 | 356.0       | 356.0      | 35.0        |
| TRSF3232ECDR               | SOIC         | D                                     | 16   | 2500 | 356.0       | 356.0      | 35.0        |
| TRSF3232ECDWR              | SOIC         | DW                                    | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| TRSF3232ECPWR              | TSSOP        | PW                                    | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TRSF3232EIDR               | SOIC         | D                                     | 16   | 2500 | 356.0       | 356.0      | 35.0        |
| TRSF3232EIDR               | SOIC         | D                                     | 16   | 2500 | 356.0       | 356.0      | 35.0        |
| TRSF3232EIDWR              | SOIC         | DW                                    | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| TRSF3232EIPWR              | TSSOP        | PW                                    | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TRSF3232EIPWR              | TSSOP        | PW                                    | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TRSF3232EIRGTR             | VQFN         | RGT                                   | 16   | 3000 | 367.0       | 367.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

16-Dec-2023

### TUBE



### - B - Alignment groove width

\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TRSF3232ECDB | DB           | SSOP         | 16   | 80  | 530    | 10.5   | 4000   | 4.1    |
| TRSF3232EIDW | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGT0016C**



# **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGT0016C**

# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGT0016C**

# **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# **PW0016A**



# **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **DB0016A**



# **PACKAGE OUTLINE**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150.



# DB0016A

# **EXAMPLE BOARD LAYOUT**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0016A

# **EXAMPLE STENCIL DESIGN**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Board assembly site may have different recommendations for stencil design.



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## **DW 16**

# **GENERIC PACKAGE VIEW**

### SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT

7.5 x 10.3, 1.27 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DW0016A**



# **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# DW0016A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0016A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated