SLLS188B - MAY 1995 - REVISED APRIL 1998

| <ul> <li>Single Chip With Easy Interface Between</li></ul>                                                                                                                                                                     | DW OR N PACKAGE                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| UART and Serial-Port Connector of an                                                                                                                                                                                           | (TOP VIEW)                                                                                                                        |
| External Modem or Other Computer                                                                                                                                                                                               | V <sub>CC</sub> [ 1 20] V <sub>DD</sub>                                                                                           |
| Peripheral <li>Five Drivers and Three Receivers Meet or</li>                                                                                                                                                                   | 1DA [ 2 19] 1DY                                                                                                                   |
| Exceed the Requirements of TIA/EIA-232-F                                                                                                                                                                                       | 2DA [ 3 18] 2DY                                                                                                                   |
| and ITU Recommendation V.28                                                                                                                                                                                                    | 3DA [ 4 17] 3DY                                                                                                                   |
| <ul> <li>Designed to Support Data Rates up to<br/>120 kbit/s</li> <li>ESD Protection Meets Or Exceeds 10 kV on<br/>RS-232 Pins and 5 kV on All Other Pins<br/>(Human-Body Model)</li> <li>Complement to the SN75185</li> </ul> | 1RY [ 5 16 ] 1RA<br>2RY [ 6 15 ] 2RA<br>4DA [ 7 14 ] 4DY<br>3RY [ 8 13 ] 3RA<br>5DA [ 9 12 ] 5DY<br>GND [ 10 11 ] V <sub>SS</sub> |

- Pin-to-Pin Replacement for the Goldstar GD75323
- Functional Replacement for the MC145405

#### description

The SN75196 combines five drivers and three receivers from the trade-standard SN75188 and SN75189 bipolar quadruple drivers and receivers, respectively. The flow-through design of the SN75196 decreases the part count, reduces the board space required, and allows easy interconnection of the UART and serial-port connector. The all-bipolar circuits and processing of the SN75196 provide a rugged, low-cost solution for this function.

The SN75196 complies with the requirements of TIA/EIA-232-F and ITU (formerly CCITT) V.28 standards. These standards are for data interchange between a host computer and peripheral at signal rates of up to 20 kbit/s. The switching speeds of the SN75196 are fast enough to support rates of up to 120 kbit/s with lower capacitive loads (shorter cables). Interoperability at the higher signaling rates cannot be assured unless the designer has design control of the cable and the interface circuits at both ends. For interoperability at signaling rates of up to 120 kbit/s, use of TIA/EIA-423-B (ITU V.10) and TIA/EIA-422-B (ITU V.11) standards are recommended.

The SN75196 is characterized for operation over a temperature range of 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1998, Texas Instruments Incorporated

SLLS188B - MAY 1995 - REVISED APRIL 1998

#### logic symbol<sup>†</sup>

| 2                 | <u> </u>         | 19           |
|-------------------|------------------|--------------|
| 1DA               |                  | 1DY          |
| 2DA               | $\triangleright$ | 2DY          |
| 3DA               | $\triangleright$ | 17<br>3DY    |
| $1RY \frac{5}{6}$ | l                | 16<br>15 1RA |
| 2RY -7            | l                | 13<br>14 2RA |
| 4DA / 8           | $\triangleright$ | 14<br>13     |
| 3RY               | l                | 3RA          |
| 5DA —             | $\triangleright$ | 12<br>5DY    |

<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### logic diagram (positive logic)





SLLS188B - MAY 1995 - REVISED APRIL 1998



schematic of each driver

Resistor values shown are nominal.

#### schematic of each receiver



Resistor values shown are nominal.



#### SLLS188B - MAY 1995 - REVISED APRIL 1998

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                                       |
|------------------------------------------------------------------------------------|
| Supply voltage, V <sub>DD</sub> (see Note 1) 15 V                                  |
| Supply voltage, V <sub>SS</sub> (see Note 1)–15 V                                  |
| Input voltage range, V <sub>I</sub> : Driver                                       |
| Receiver                                                                           |
| Output voltage range, V <sub>O</sub> (Driver)                                      |
| Low-level output current, I <sub>OL</sub> (Receiver)                               |
| Continuous total power dissipation                                                 |
| Electrostatic discharge: DY and RA to GND (see Note 2) Class 3, A: 10 kV, B: 500 V |
| All pins (see Note 2) Class 3, A: 5 kV, B: 300 V                                   |
| Storage temperature range, T <sub>stg</sub>                                        |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltages are with respect to the network ground terminal.

2. Per MIL-PRF-38535, Method 3015.7

#### **DISSIPATION RATING TABLE**

| PACKAGE | $\begin{array}{l} T_{A} \leq 25^{\circ} C \\ \text{POWER RATING} \end{array}$ | DERATING FACTOR‡<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|-------------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------|
| DW      | 1125 mW                                                                       | 9.0 mW/°C                                       | 720 mW                                |
| N       | 1150 mW                                                                       | 9.2 mW/°C                                       | 736 mW                                |

<sup>‡</sup> This is the inverse of the traditional junction-to-case thermal resistance ( $R_{\theta JA}$ ).

#### recommended operating conditions

|                                            |          | MIN  | NOM | MAX   | UNIT |
|--------------------------------------------|----------|------|-----|-------|------|
| Supply voltage, V <sub>DD</sub>            |          | 7.5  | 9   | 13.5  | V    |
| Supply voltage, V <sub>SS</sub>            |          | -7.5 | -9  | -13.5 | V    |
| Supply voltage, V <sub>CC</sub>            |          | 4.5  | 5   | 5.5   | V    |
| High-level input voltage, VIH              | Driver   | 1.9  |     |       | V    |
| Low-level input voltage, VIL               | Driver   |      |     | 0.8   | V    |
|                                            | Driver   |      |     | -6    |      |
| High-level output current, IOH             | Receiver |      |     | -0.5  | mA   |
|                                            | Driver   |      |     | 6     |      |
| High-level output current, I <sub>OL</sub> | Receiver |      |     | 16    | mA   |
| Operating free-air temperature, TA         | -        | 0    |     | 70    | °C   |



SLLS188B - MAY 1995 - REVISED APRIL 1998

|     | PARAMETER                           |                              | TEST CONDITIONS    |                         |                  |  |      |    |  |
|-----|-------------------------------------|------------------------------|--------------------|-------------------------|------------------|--|------|----|--|
|     |                                     | All inputs at 1.9 V,         | No load            | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$  |  | 25   |    |  |
| 1   | Supply ourrent from V               | All inputs at 1.9 v,         | NO IOAU            | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V$ |  | 32   |    |  |
| IDD | Supply current from V <sub>DD</sub> |                              | No load            | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$  |  | 7.5  | mA |  |
|     |                                     | All inputs at 0.8 V, No load |                    | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V$ |  | 9.5  |    |  |
|     |                                     |                              | No load            | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$  |  | -25  |    |  |
| laa | Cupply ourrent from Vee             | All inputs at 1.9 V,         | NU IUAU            | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V$ |  | -32  | A  |  |
| ISS | ISS Supply current from VSS         |                              | No load            | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$  |  | -5.3 | mA |  |
|     |                                     | All inputs at 0.8 V,         | No load            | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V$ |  | -5.3 |    |  |
| ICC | Supply current from V <sub>CC</sub> | V <sub>CC</sub> = 5 V,       | All inputs at 5 V, | No load                 |                  |  | 20   | mA |  |

#### supply currents over operating free-air temperature range

#### **DRIVER SECTION**

# electrical characteristics over operating free-air temperature range, $V_{DD} = 9 V$ , $V_{SS} = -9 V$ , $V_{CC} = 5 V$ , (unless otherwise noted)

|                | PARAMETER                                            |                          | TEST CONDI             | TIONS                          | MIN  | TYP  | MAX   | UNIT |
|----------------|------------------------------------------------------|--------------------------|------------------------|--------------------------------|------|------|-------|------|
| VOH            | High-level output voltage                            | V <sub>IL</sub> = 0.8 V, | $R_L = 3 k\Omega$ ,    | See Figure 1                   | 6    | 7.5  |       | V    |
| VOL            | Low-level output voltage (see Note 3)                | VIH = 1.9 V,             | $R_L = 3 k\Omega$ ,    | See Figure 1                   |      | -7.5 | -6    | V    |
| Чн             | High-level input current                             | V <sub>I</sub> = 5 V,    | See Figure 2           |                                |      |      | 10    | μΑ   |
| ЧL             | Low-level input current                              | V <sub>I</sub> = 0,      | See Figure 2           |                                |      |      | -1.6  | mA   |
| IOS(H)         | High-level short-circuit output current (see Note 4) | V <sub>IL</sub> = 0.8 V, | V <sub>O</sub> = 0,    | See Figure 1                   | -4.5 | -9   | -19.5 | mA   |
| IOS(L)         | Low-level short-circuit output current (see Note 4)  | V <sub>IH</sub> = 2 V,   | V <sub>O</sub> = 0,    | See Figure 1                   | 4.5  | 9    | 19.5  | mA   |
| r <sub>o</sub> | Output resistance (see Note 5)                       | $V_{CC} = V_{DD} =$      | = V <sub>SS</sub> = 0, | $V_{O} = -2 V \text{ to } 2 V$ | 300  |      |       | Ω    |

NOTES: 3. The algebraic convention, where the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only, e.g., if -10 V is a maximum, the typical value is a more negative voltage.

4. Output short-circuit conditions must maintain the total power dissipation below absolute maximum ratings.

5. Test conditions are those specified by TIA/EIA-232-F and as listed above.

#### switching characteristics, V\_{DD} = 12 V, V\_{SS} = –12 V, V\_{CC} = 5 V $\pm 10\%,$ T\_A = 25°C

|                  | PARAMETER                                            |                                                          | TEST CONDITI              | MIN                     | TYP | MAX | UNIT |    |
|------------------|------------------------------------------------------|----------------------------------------------------------|---------------------------|-------------------------|-----|-----|------|----|
| <sup>t</sup> PLH | Propagation delay time,<br>low- to high-level output | $R_L = 3 k\Omega$ to 7 k $\Omega$ ,                      | C <sub>L</sub> = 15 pF,   | See Figure 3            |     | 315 | 500  | ns |
| <sup>t</sup> PHL | Propagation delay time,<br>high- to low-level output | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$ | C <sub>L</sub> = 15 pF,   | See Figure 3            |     | 75  | 175  | ns |
|                  | Transition time,                                     | $P_{\rm b} = 2 k\Omega to 7 k\Omega$                     | C <sub>L</sub> = 15 pF,   | See Figure 3            |     | 60  | 100  | ns |
| <sup>t</sup> TLH | low- to high-level output<br>(see Note 6)            | $R_L = 3 k\Omega$ to 7 k $\Omega$                        | C <sub>L</sub> = 2500 pF, | See Figure 3 and Note 6 |     | 1.7 | 2.5  | μs |
| t                | Transition time,<br>high- to low-level output        | $P_{1} = 2 k\Omega to 7 k\Omega$                         | C <sub>L</sub> = 15 pF,   | See Figure 3            |     | 40  | 75   | ns |
| <sup>t</sup> THL | (see Note 7)                                         | $R_L = 3 k\Omega$ to 7 k $\Omega$                        | C <sub>L</sub> = 2500 pF, | See Figure 3 and Note 7 |     | 1.5 | 2.5  | μs |

NOTES: 6. Measured between –3-V and 3-V points of the output waveform (TIA/EIA-232-F conditions), all unused inputs are tied either high or low.

7. Measured between 3-V and –3-V points of the output waveform (TIA/EIA-232-F conditions), all unused inputs are tied either high or low.



SLLS188B - MAY 1995 - REVISED APRIL 1998

#### **RECEIVER SECTION**

#### electrical characteristics over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                               | т                          | TEST CONDITIONS          |                          |      |      | MAX  | UNIT |
|------------------|---------------------------------------------------------|----------------------------|--------------------------|--------------------------|------|------|------|------|
| \/. <del></del>  | Positive-going input threshold voltage                  | See Figure 5               | $T_A = 25^{\circ}C$      |                          | 1.75 | 1.9  | 2.3  | V    |
| VIT+             | Positive-going input theshold voltage                   | See Figure 5               | $T_A = 0^{\circ}C$ to 70 | °C                       | 1.55 |      | 2.3  | v    |
| VIT-             | Negative-going input threshold voltage                  | See Figure 5               |                          |                          | 0.75 | 0.97 | 1.25 | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT</sub> –) | See Figure 5               |                          |                          | 0.5  |      |      | V    |
| Vau              | High lovel output voltage                               | 1au 0.5 mA                 | See Figure F             | V <sub>IH</sub> = 0.75 V | 2.6  | 4    | 5    | V    |
| VOH              | High-level output voltage                               | I <sub>OH</sub> = -0.5 mA, | See Figure 5             | Inputs open              | 2.6  |      |      | v    |
| VOL              | Low-level input voltage                                 | I <sub>OL</sub> = 10 mA,   | V <sub>I</sub> = 3 V,    | See Figure 5             |      | 0.2  | 0.45 | V    |
| 1                | High-level input current                                | VI = 25 V                  |                          |                          | 3.6  |      | 8.3  | mA   |
| Ιн               | riigh-iever input current                               | $V_{I} = 3 V$              |                          |                          |      |      |      | IIIA |
| 1                | Low-level input current                                 | V <sub>I</sub> = -25 V     |                          |                          | -3.6 |      | -8.3 | mA   |
| ΙL               |                                                         | $V_{I} = -3 V$             |                          |                          |      |      |      | mA   |
| los              | Short-circuit output current                            | See Figure 4               |                          |                          |      | -3.4 | -12  | mA   |

<sup>†</sup> All typical values are at  $T_A = 25^{\circ}C$ ,  $V_{CC} = 5$  V,  $V_{DD} = 9$  V, and  $V_{SS} = -9$  V.

### switching characteristics, V\_{CC} = 5 V, V\_{DD} = 12 V, V\_{SS} = –12 V, T\_A = 25°C

|                  | PARAMETER                                         | TE                      | MIN                 | TYP          | MAX | UNIT |     |    |
|------------------|---------------------------------------------------|-------------------------|---------------------|--------------|-----|------|-----|----|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output | C <sub>L</sub> = 50 pF, | $R_L = 5 k\Omega$ , | See Figure 6 |     | 107  | 500 | ns |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output | C <sub>L</sub> = 50 pF, | $R_L = 5 k\Omega$ , | See Figure 6 |     | 42   | 150 | ns |
| <sup>t</sup> TLH | Transition time, low- to high-level output        | C <sub>L</sub> = 50 pF, | $R_L = 5 k\Omega$ , | See Figure 6 |     | 175  | 525 | ns |
| <sup>t</sup> THL | Transition time, high- to low-level output        | C <sub>L</sub> = 50 pF, | $R_L = 5 k\Omega$ , | See Figure 6 |     | 16   | 60  | ns |



SLLS188B - MAY 1995 - REVISED APRIL 1998

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit for VOH, VOL, IOS(H), and IOS(L)



Figure 2. Driver Test Circuit for IIH and IIL





Figure 3. Driver Test Circuit and Voltage Waveforms



SLLS188B - MAY 1995 - REVISED APRIL 1998

#### PARAMETER MEASUREMENT INFORMATION



Figure 4. Receiver Test Circuit for IOS



Figure 5. Receiver Test Circuit for  $V_{IT}$ ,  $V_{OH}$ , and  $V_{OL}$ 





#### Figure 6. Receiver Propagation and Transition Times



SLLS188B - MAY 1995 - REVISED APRIL 1998

#### **TYPICAL CHARACTERISTICS**



**DRIVER SECTION** 

SLLS188B - MAY 1995 - REVISED APRIL 1998

#### **TYPICAL CHARACTERISTICS**

#### **RECEIVER SECTION**





Figure 14



SLLS188B - MAY 1995 - REVISED APRIL 1998

#### **APPLICATION INFORMATION**

Diodes placed in series with the  $V_{DD}$  and  $V_{SS}$  terminals protect the SN75196 in the fault condition when the device outputs are shorted to  $V_{DD}$  or  $V_{SS}$  and the power supplies are at low and provide low-impedance paths to ground (see Figure 15).



Figure 15. Power-Supply Protection to Meet Power-Off Fault Conditions of TIA/EIA-232-F



<sup>†</sup> See Figure 10 to select the correct values for the loading capacitors (C1, C2, C3, C4, and C5), which may be required to meet the RS-232 maximum slew-rate requirement of 30 V/μs. The value of the loading capacitors required depends upon the line length and desired slew rate, but is typically 330 pF.

NOTE A: To use the receivers only, V<sub>DD</sub> and V<sub>SS</sub> must both be powered or tied to ground.

Figure 16. Typical TIA/EIA-232-F Connection





#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| SN75196DW        | LIFEBUY       | SOIC         | DW                 | 20   | 25             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | 0 to 70      | SN75196                 |         |
| SN75196DWR       | LIFEBUY       | SOIC         | DW                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | 0 to 70      | SN75196                 |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions a | re nominal |
|-------------------|------------|
|-------------------|------------|

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75196DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com

### PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75196DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |



www.ti.com

5-Jan-2022

#### TUBE



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75196DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN75196DW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |

# **DW0020A**



### **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### DW0020A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated