









SN65LBC176A, SN75LBC176A

SLLS376G - MAY 2000 - REVISED FEBRUARY 2023

# SNx5LBC176A, Differential Bus Transceivers

#### 1 Features

- Designed for signaling rates<sup>1</sup> up to 30 Mbps
- Bus-Pin ESD protection exceeds 12 kV HBM
- Compatible with ANSI standard TIA/EIA-485-A and ISO 8482:1987(E)
- Low Skew
- Designed for multipoint transmission on long bus lines in noisy environments
- Very low disabled supply-current requirements: 700 mA maximum
- Common mode voltage range of –7 V to 12 V
- Thermal-shutdown protection
- Driver positive and negative current limiting
- Open-circuit failsafe receiver design
- Receiver input sensitivity: ±200 mV Maximum
- Receiver input hysteresis: 50 mV typical
- Glitch-free power-up and power-down protection
- Available in Q-temp automotive
  - High reliability automotive applications
  - Configuration control / print support
  - Qualification to automotive standards

## 2 Description

SN65LBC176A. The SN65LBC176AQ, and SN75LBC176A differential bus transceivers are monolithic, integrated circuits designed for bidirectional data communication on multipoint bustransmission lines. They are designed for balanced transmission lines and are compatible with ANSI standard TIA/EIA-485-A and ISO 8482. The A version offers improved switching performance over its predecessors without sacrificing significantly more power.

The SN65LBC176A. SN65LBC176AQ. and SN75LBC176A combine a 3-state, differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, which can externally connect together to function as a direction control. The driver differential outputs and the receiver differential inputs connect internally to form a differential input /output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC} = 0$ . This port features wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications. Very low device supply current can be achieved by disabling the driver and the receiver.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| SN65LBC176A | D (SOIC)               | 4.9 mm x 3.91 mm  |
| SN75LBC176A | P (PDIP)               | 9.81 mm x 6.35 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Signaling rate by TIA/EIA-485-A definition restrict transition times to 30% of the bit duration, and much higher signaling rates may be achieved using a different criteria (see the Typical Characteristics section).



## **Table of Contents**

| 1 Features                                                                                                                                                        | 1                                 | 5.8 Receiver Switching Characteristics           | 7       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------|---------|
| 2 Description                                                                                                                                                     | 1                                 | Typical Characteristics                          |         |
| 3 Revision History                                                                                                                                                | <mark>2</mark>                    | Parameter Measurement Information                | 12      |
| 4 Pin Configuration and Functions                                                                                                                                 | 3                                 | 6 Detailed Description                           | 15      |
| 5 Specifications                                                                                                                                                  | 4                                 | 6.1 Device Functional Modes                      |         |
| 5.1 Absolute Maximum Ratings                                                                                                                                      | 4                                 | 7 Device and Documentation Support               | 16      |
| 5.2 Dissipation Ratings                                                                                                                                           | 4                                 | 7.1 Receiving Notification of Documentation Upda |         |
| 5.3 Recommended Operating Conditions                                                                                                                              | 4                                 | 7.2 Support Resources                            | 16      |
| 5.4 Thermal Information                                                                                                                                           |                                   | 7.3 Trademarks                                   |         |
| 5.5 Driver Electrical Characteristics                                                                                                                             | <mark>5</mark>                    | 7.4 Electrostatic Discharge Caution              | 16      |
| 5.6 Driver Switching Characteristics                                                                                                                              | 6                                 | 7.5 Glossary                                     | 16      |
| 5.7 Receiver Electrical Characteristics                                                                                                                           | 6                                 | 8 Mechanical, Packaging, and Orderable Informa   | tion 16 |
| NOTE: Page numbers for previous revisions n<br>Changes from Revision F (January 2023) to                                                                          |                                   |                                                  | Page    |
| Changed the Thermal Information table                                                                                                                             |                                   |                                                  | гаус    |
|                                                                                                                                                                   |                                   |                                                  | Page5   |
| Changes from Revision E (January 2023) to                                                                                                                         |                                   |                                                  | 5       |
|                                                                                                                                                                   | o Revisior                        | n F (January 2023)                               | Page    |
| Changed the SN65LBC176AQ values in th                                                                                                                             | o Revision<br>le Therma           | n F (January 2023)  I Information table          | Page    |
| <ul> <li>Changed the SN65LBC176AQ values in the</li> <li>Changes from Revision D (August 200/8) to</li> </ul>                                                     | o Revision<br>e Therma            | n F (January 2023)  Information table            | Page    |
| <ul> <li>Changed the SN65LBC176AQ values in the</li> <li>Changes from Revision D (August 200/8) to</li> <li>Changed the document to the latest TI form</li> </ul> | o Revision Therman O Revision mat | n F (January 2023)  I Information table          | Page5   |



## **4 Pin Configuration and Functions**



Figure 4-1. SN65LBC176AQD (Marked as B176AQ) SN65LBC176AD (Marked as BL176A) SN65LBC176AP (Marked as 65LBC176A) SN75LBC176AD (Marked as LB176A) SN75LBC176AP (Marked as 75LBC176A) (Top View)

**Table 4-1. Pin Functions** 

| NO | NAME            | TYPE | DESCRIPTION                          |
|----|-----------------|------|--------------------------------------|
| 1  | R               | 0    | Receive data output                  |
| 2  | RE              | I    | Receiver enable, active low          |
| 3  | DE              | I    | Driver enable, active high           |
| 4  | D               | I    | Driver data input                    |
| 5  | GND             | GND  | Device ground                        |
| 6  | A               | I/O  | Bus I/O port, A (complementary to B) |
| 7  | В               | I/O  | Bus I/O port, B(complementary to A)  |
| 8  | V <sub>CC</sub> | Р    | 5 V Supply Pin                       |



## **5 Specifications**

#### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                |                                        | VALUE                        | UNIT |
|------------------------------------------------|----------------------------------------|------------------------------|------|
| Supply voltage, V <sub>CC</sub> <sup>(2)</sup> |                                        | -0.3 to 6                    | V    |
| Voltage range at any bus terminal (A or B)     |                                        | -10 to 15                    | V    |
| Input voltage, V <sub>I</sub> (D, DE, I        | -0.3 to V <sub>CC</sub> + 0.5          | V                            |      |
|                                                | Bus terminals and GND, Class 3, A: (3) | 12                           | kV   |
| Electrostatic discharge:                       | Bus terminals and GND, Class 3, B: (3) | 400                          | V    |
| Liectiostatic discharge.                       | All terminals, Class 3, A              | 3                            | kV   |
|                                                | All terminals, Class 3, B              | 400                          | V    |
| Continuous total power di                      | ssipation <sup>(4)</sup>               | See Dissipation Rating Table |      |
| Storage temperature rang                       | ge, T <sub>stg</sub>                   | –65 to 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **5.2 Dissipation Ratings**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |  |
|---------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|--|
| D       | 725 mW                                | 5.5 mW/°C                                                     | 464 mW                                | 377 mW                                | 145 mW                                 |  |
| Р       | 1000 mW                               | 8.0 mW/°C                                                     | 640 mW                                | 520 mW                                | _                                      |  |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

#### **5.3 Recommended Operating Conditions**

|                                   |                                           |                     | MIN                | NOM | MAX             | UNIT |
|-----------------------------------|-------------------------------------------|---------------------|--------------------|-----|-----------------|------|
| V <sub>CC</sub>                   | Supply voltage                            |                     | 4.75               | 5   | 5.25            | V    |
| V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus terminal (separat      | ely or common mode) | -7                 |     | 12              | V    |
| V <sub>IH</sub>                   | High-level input voltage                  | D, DE, and RE       | 2                  |     | V <sub>CC</sub> | V    |
| V <sub>IL</sub>                   | Low-level input voltage                   | D, DE, and RE       | 0                  |     | 0.8             | V    |
| V <sub>ID</sub>                   | Differential input voltage <sup>(2)</sup> |                     | -12 <sup>(1)</sup> |     | 12              | V    |
|                                   | High-level output current                 | Driver              | -60                |     |                 | mA   |
| Гон                               |                                           | Receiver            | -8                 |     |                 | ША   |
|                                   | Law layed autaut aurrent                  | Driver              |                    |     | 60              | m A  |
| I <sub>OL</sub>                   | Low-level output current                  | Reciever            |                    |     | 8               | mA   |
|                                   |                                           | SN65LBC176AQ        | -40                |     | 125             |      |
| T <sub>A</sub>                    | Operating free-air temperature            | SN65LBC176A         | -40                |     | 85              | °C   |
|                                   |                                           | SN75LBC176A         | 0                  |     | 70              |      |

<sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet.

<sup>(2)</sup> All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.

<sup>(3)</sup> The maximum operating junction temperature is internally limited. Use the dissipation rating table to operate below this temperature.

<sup>(4)</sup> Tested in accordance with MIL-STD-883C, Method 3015.7

<sup>(2)</sup> Differential input /output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



#### **5.4 Thermal Information**

| THERMAL METRIC(1) |                                              | All Devices in 'P' Package P (PDIP) | SN65LBC176ADR<br>SN65LBC176AQDR<br>D (SOIC) | OPNs Not Listed in<br>Previous Column<br>D (SOIC) | - UNIT |  |
|-------------------|----------------------------------------------|-------------------------------------|---------------------------------------------|---------------------------------------------------|--------|--|
|                   |                                              | 8-Pins                              | 8-Pins                                      | 8-Pins                                            |        |  |
| R <sub>θJA</sub>  | Junction-to-ambient thermal resistance       | 65.7                                | 116.7                                       | 110                                               | °C/W   |  |
| R <sub>0JC</sub>  | Junction-to-case thermal resistance          | 54.7                                | 56.3                                        | 44.1                                              | °C/W   |  |
| R <sub>0JB</sub>  | Junction-to-board thermal resistance         | 42.1                                | 63.4                                        | 53.5                                              | °C/W   |  |
| Ψ ЈТ              | Junction-to-top characterization parameter   | 23                                  | 8.8                                         | 4.8                                               | °C/W   |  |
| Ψ ЈВ              | Junction-to-board characterization parameter | 41.7                                | 62.9                                        | 52.7                                              | °C/W   |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application

#### **5.5 Driver Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                             |                                                                                                | TEST CONDITIONS               |                             |      | TYP <sup>(1)</sup> | MAX | UNIT         |
|---------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------|------|--------------------|-----|--------------|
| V <sub>IK</sub>     | Input clamp voltage                                   | I <sub>I</sub> = -18 mA                                                                        |                               |                             | -1.5 | -0.8               |     | V            |
|                     |                                                       |                                                                                                |                               | SN65LBC176AQ                | 1.5  | 4                  | 6   |              |
|                     |                                                       | I <sub>O</sub> = 0                                                                             |                               | SN65LBC176A,<br>SN75LBC176A |      | 4                  |     | V            |
|                     |                                                       | R <sub>L</sub> = 54 Ω,                                                                         | See Figure 6-1                | SN65LBC176AQ                | 0.9  | 1.5                | 6   |              |
| V <sub>OD</sub>     | Differential output voltage                           |                                                                                                |                               | SN65LBC176A                 | 1    | 1.5                | 3   | V            |
|                     | · -                                                   |                                                                                                |                               | SN75LBC176A                 | 1.1  | 1.5                | 3   |              |
|                     |                                                       |                                                                                                |                               | SN65LBC176AQ                | 0.9  | 1.5                | 6   |              |
|                     |                                                       | V <sub>test</sub> = -7 to 12 V,                                                                | See Figure 6-2                | SN65LBC176A                 | 1    | 1.5                | 3   | V            |
|                     |                                                       |                                                                                                |                               | SN75LBC176A                 | 1.1  | 1.5                | 3   |              |
| $\Delta  V_{OD} $   | Change in magnitude of differential output voltage    | See Figure 6-1 and F                                                                           | See Figure 6-1 and Figure 6-2 |                             |      |                    | 0.2 | V            |
|                     | Ctandy state common made sytmet                       | SN65LBC176AQ                                                                                   |                               |                             | 1.8  | 2.4                | 3   |              |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage               | See Figure 6-1                                                                                 |                               | SN65LBC176A,<br>SN75LBC176A | 1.8  | 2.4                | 2.8 |              |
|                     | Change in standy state common                         |                                                                                                |                               | SN65LBC176AQ                | -0.2 |                    | 0.2 |              |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-<br>mode output voltage |                                                                                                |                               | SN65LBC176A,<br>SN75LBC176A | -0.1 |                    | 0.1 | V            |
| l <sub>oz</sub>     | High-impedance output current                         | See receiver input cu                                                                          | ırrents                       | •                           |      |                    |     |              |
| I <sub>IH</sub>     | High-level enable input current                       | V <sub>I</sub> = 2 V                                                                           |                               |                             | -100 |                    |     | μA           |
| I <sub>IL</sub>     | Low-level enable input current                        | V <sub>I</sub> = 0.8 V                                                                         | V <sub>i</sub> = 0.8 V        |                             |      |                    |     | μA           |
| I <sub>OS</sub>     | Short-circuit output current                          | -7 V ≤ V <sub>O</sub> ≤ 12 V                                                                   |                               |                             | -250 |                    | 250 | mA           |
|                     |                                                       | .,,                                                                                            | Receiver disabled a           | nd driver enabled           |      | 5                  | 9   |              |
| I <sub>CC</sub>     | Supply current                                        | V <sub>I</sub> = 0 or V <sub>CC</sub> ,<br>No load Receiver disabled an<br>Receiver enabled an |                               | nd driver disabled          |      | 0.4                | 0.7 | 0.7 mA<br>15 |
|                     |                                                       |                                                                                                |                               | nd driver enabled           |      | 8.5                | 15  |              |

All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.



### **5.6 Driver Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

| PARAMETER          |                                                              | TEST<br>CONDITIONS                     |     |                    |     | SN65LBC176A<br>SN75LBC176A |                    |     | UNIT |
|--------------------|--------------------------------------------------------------|----------------------------------------|-----|--------------------|-----|----------------------------|--------------------|-----|------|
|                    |                                                              | CONDITIONS                             | MIN | TYP <sup>(1)</sup> | MAX | MIN                        | TYP <sup>(1)</sup> | MAX |      |
| t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output             |                                        | 2   |                    | 12  | 2                          | 6                  | 12  | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output             | $R_1 = 54 \Omega$                      | 2   |                    | 12  | 2                          | 6                  | 12  | ns   |
| t <sub>sk(p)</sub> | Pulse skew (   t <sub>PLH</sub> - t <sub>PHL</sub>   )       | $C_{L} = 50 \text{ pF},$               |     |                    | 2   |                            | 0.3                | 1   | ns   |
| t <sub>r</sub>     | Differential output signal rise time                         | See Figure 6-3                         | 1.2 |                    | 11  | 4                          | 7.5                | 11  | ns   |
| t <sub>f</sub>     | Differential output signal fall time                         |                                        | 1.2 |                    | 11  | 4                          | 7.5                | 11  | ns   |
| t <sub>PZH</sub>   | Propagation delay time, high-impedance-to-high-level output  | $R_L = 110 \Omega$ ,<br>See Figure 6-4 |     |                    | 22  |                            | 12                 | 22  | ns   |
| t <sub>PZL</sub>   | Propagation delay time, high-impedance-to-low- level output  | $R_L = 110 \Omega$ ,<br>See Figure 6-5 |     |                    | 25  |                            | 12                 | 22  | ns   |
| t <sub>PHZ</sub>   | Propagation delay time, high-level-to-high- impedance output | $R_L = 110 \Omega$ ,<br>See Figure 6-4 |     |                    | 22  |                            | 12                 | 22  | ns   |
| t <sub>PLZ</sub>   | Propagation delay time, low-level-to-high- impedance output  | $R_L = 110 \Omega$ ,<br>See Figure 6-5 |     |                    | 22  |                            | 12                 | 22  | ns   |

<sup>(1)</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### **5.7 Receiver Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                              |                                                         | TEST CONDITIONS           |                             |      | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------|----------------------------------------|---------------------------------------------------------|---------------------------|-----------------------------|------|--------------------|-----|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage | $I_{O} = -8 \text{ mA}$                                 |                           |                             |      |                    | 0.2 | V    |
| V <sub>IT</sub> _ | Negative-going input threshold voltage | L = 0 m A                                               |                           |                             |      |                    |     | V    |
| V <sub>hys</sub>  | Hysteresis voltage (VIT + - VIT -)     | I <sub>O</sub> = 8 mA                                   |                           |                             |      | 50                 |     | mV   |
| V <sub>IK</sub>   | Enable-input clamp voltage             | II = - 18 mA                                            |                           |                             | -1.5 | -0.8               |     | V    |
| V <sub>OH</sub>   | High-level output voltage              | V <sub>ID</sub> = 200 mV,                               | $I_{OH} = -8 \text{ mA},$ | See Figure 6-6              | 4    | 4.9                |     | V    |
| V <sub>OL</sub>   | Low-level output voltage               | $V_{ID} = -200 \text{ mV},$                             | I <sub>OH</sub> = 8 mA,   | See Figure 6-6              |      | 0.1                | 0.8 | V    |
|                   |                                        |                                                         | S                         |                             | -10  |                    | 10  |      |
| l <sub>OZ</sub>   | High-impedance-state output current    | $V_O = 0$ to $V_{CC}$                                   |                           | SN65LBC176A,<br>SN75LBC176A | -1   |                    | 1   | μA   |
|                   |                                        | V <sub>IH</sub> = 12 V,                                 | V <sub>CC</sub> = 5 V     |                             |      | 0.4                | 1   |      |
|                   | Due in the comment                     | V <sub>IH</sub> = 12 V,                                 | V <sub>CC</sub> = 0       | Other input at 0 V          |      | 0.5                | 1   | ^    |
| l <sub>l</sub>    | Bus input current                      | V <sub>IH</sub> = -7 V,                                 | V <sub>CC</sub> = 5 V     |                             | -0.8 | -0.4               |     | mA   |
|                   |                                        | V <sub>IH</sub> = -7 V,                                 | V <sub>CC</sub> = 0       |                             | -0.8 | -0.3               |     |      |
| I <sub>IH</sub>   | High-level enable-input current        | V <sub>IH</sub> = 2 V                                   |                           |                             | -100 |                    |     | μA   |
| I <sub>IL</sub>   | Low-level enable-input current         | V <sub>IL</sub> = 0.8 V                                 |                           |                             | -100 |                    |     | μA   |
|                   |                                        |                                                         | Receiver enabled          | and driver disabled         |      | 4                  | 7   |      |
| I <sub>cc</sub>   | Supply current                         | $V_I = 0$ or $V_{CC}$ , No load Receiver disabled and d |                           | d and driver disabled       |      | 0.4                | 0.7 | mA   |
|                   |                                        | 140 1000                                                | Receiver enabled          | and driver enabled          |      | 8.5                | 15  |      |

(1) All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.



## **5.8 Receiver Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                              | TEST CONDITIONS S                                    |     | SN65LBC176AQ       |     |     | SN65LBC176A<br>SN75LBC176A |     |    |
|--------------------|--------------------------------------------------------|------------------------------------------------------|-----|--------------------|-----|-----|----------------------------|-----|----|
|                    |                                                        |                                                      | MIN | TYP <sup>(1)</sup> | MAX | MIN | TYP <sup>(1)</sup>         | MAX |    |
| t <sub>PLH</sub>   | Propagation delay time output↑                         |                                                      | 7   |                    | 30  | 7   | 13                         | 20  | ns |
| t <sub>PHL</sub>   | Propagation delay time output↓                         | V <sub>ID</sub> = -1.5 V to 1.5 V,<br>See Figure 6-7 | 7   |                    | 30  | 7   | 13                         | 20  | ns |
| t <sub>sk(p)</sub> | Pulse skew (   t <sub>PLH</sub> – t <sub>PHL</sub>   ) |                                                      |     |                    | 6   |     | 0.5                        | 1.5 | ns |
| t <sub>r</sub>     | Rise time, output                                      | See Figure 6-7                                       |     |                    | 5   |     | 2.1                        | 3.3 | ns |
| t <sub>f</sub>     | Fall time, output                                      | - See Figure 0-7                                     |     |                    | 5   |     | 2.1                        | 3.3 | ns |
| t <sub>PZH</sub>   | Output enable time to high level                       |                                                      |     |                    | 50  |     | 30                         | 45  | ns |
| t <sub>PZL</sub>   | Output enable time to low level                        | $C_1 = 10 \text{ pF}, \text{ See Figure 6-8}$        |     |                    | 50  |     | 30                         | 45  | ns |
| t <sub>PHZ</sub>   | Output disable time to high level                      | - CL - 10 pr, See Figure 0-0                         |     |                    | 60  |     | 20                         | 40  | ns |
| t <sub>PLZ</sub>   | Output disable time to low level                       |                                                      |     |                    | 60  |     | 20                         | 40  | ns |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

#### **Typical Characteristics**





Figure 5-1. Typical Waveform of Non-Return-To-Zero (NRZ), Pseudorandom Binary Sequence (PRBS)

Data at 100 Mbps Through 15m, of CAT 5 Unshielded Twisted Pair (UTP) Cable

TIA/EIA-485-A defines a maximum signaling rate as that in which the transition time of the voltage transition of a logic-state change remains less than or equal to 30% of the bit length. Transition times of greater length perform quite well even though they do not meet the standard definition.







Figure 5-4. Input Current vs Input Voltage



Figure 5-3. Logic Input Current vs Input Voltage



Figure 5-5. Low-Level Output Voltage vs Low-Level
Output Current





Figure 5-6. Driver High-Level Output Voltage vs High-Level Output Current



Figure 5-7. Driver Differential Output Voltage vs Case Temperature



Figure 5-8. Receiver Propagation Time vs Case Temperature



Figure 5-9. Driver Propagation Delay Time vs Case Temperature





#### **Parameter Measurement Information**



Figure 6-1. Driver  $V_{\text{OD}}$  and  $V_{\text{OC}}$ 



Figure 6-2. Driver V<sub>OD3</sub>



- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, t<sub>r</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 50O
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-3. Driver Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, t<sub>r</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 50Ω.
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-4. Driver Test Circuit and Voltage Waveforms





- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, t<sub>r</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 50Ω.
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-5. Driver Test Circuit and Voltage Waveforms



Figure 6-6. Receiver VOH and VOL



- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, t<sub>r</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 500
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-7. Receiver Test Circuit and Voltage Waveforms





- **VOLTAGE WAVEFORMS**
- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O = 50\Omega$ .
- B.  $C_L$  includes probe and jig capacitance.

Figure 6-8. Receiver Test Circuit and Voltage Waveforms



## **6 Detailed Description**

### **6.1 Device Functional Modes**

#### 6.1.1 Function Tables

| DRIVER                     |                                                     |                       |                       |
|----------------------------|-----------------------------------------------------|-----------------------|-----------------------|
| INPUT                      | ENABLE                                              | OUTPUTS               |                       |
| D                          | DE                                                  | A                     | В                     |
| H<br>L<br>X<br>Open        | H<br>H<br>L<br>H                                    | H<br>L<br>Z<br>H      | L<br>H<br>Z<br>L      |
|                            | RECEIVER                                            |                       |                       |
|                            | TIAL INPUTS<br><sub>A</sub> -V <sub>B</sub>         | ENABLE <sup>(1)</sup> | OUTPUT <sup>(1)</sup> |
| -0.2 V < V <sub>ID</sub> ≤ | ≥ 0.2 V<br>V <sub>ID</sub> < 0.2 V<br>≤ -0.2 V<br>X | L<br>L<br>L           | H<br>?<br>L<br>Z      |
| C                          | )pen                                                | L                     | Н                     |

<sup>(1)</sup> H = high level, L - low level, ? = indeterminate, X = Irrelevant, Z = high impedance (off)

#### 6.1.2 Schematics



Figure 6-1. Schematics of Inputs and Outputs



### 7 Device and Documentation Support

### 7.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 7.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 7.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 7.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 7.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 8 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

www.ti.com 18-Nov-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material |                    |            | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |            |                         |         |
| SN65LBC176ADR    | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85  | BL176A                  | Samples |
| SN65LBC176AQD    | NRND   | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125 | B176AQ                  |         |
| SN65LBC176AQDG4  | NRND   | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |            | B176AQ                  |         |
| SN65LBC176AQDR   | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125 | B176AQ                  | Samples |
| SN65LBC176AQDRG4 | NRND   | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |            | B176AQ                  |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

## PACKAGE OPTION ADDENDUM

www.ti.com 18-Nov-2023

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65LBC176A:

● Enhanced Product : SN65LBC176A-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Nov-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LBC176ADR | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

www.ti.com 30-Nov-2023



#### \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ſ | SN65LBC176ADR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Nov-2023

#### **TUBE**



#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LBC176AQD   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| SN65LBC176AQDG4 | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated