

# DS91M124 125 MHz 1:4 M-LVDS Repeater with LVCMOS Input

Check for Samples: DS91M124

#### **FEATURES**

- DC 125 MHz / 250 Mbps Low Jitter, Low Skew, Low Power Operation
- Independent Driver Enable Pins
- Conforms to TIA/EIA-899 M-LVDS Standard
- Controlled Transition Times Minimize Reflections
- 8 kV ESD on M-LVDS I/O Pins Protects Adjoining Components
- Flow-Through Pinout Simplifies PCB Layout
- Industrial Operating Temperature Range (-40°C to +85°C)
- Available in a Space Saving SOIC-16 Package

#### **APPLICATIONS**

- Multidrop / Multipoint Clock and Data Distribution
- High-Speed, Low Power, Short-Reach Alternative to TIA/EIA-485/422
- Clock Distribution in AdvancedTCA (ATCA) and MicroTCA (μTCA) Backplanes

# **DESCRIPTION**

The DS91M124 is a 1:4 M-LVDS repeater for driving and distributing clock or data signals to up to four multipoint networks.

M-LVDS (Multipoint LVDS) is a new family of bus interface devices based on LVDS technology specifically designed for multipoint and multidrop cable and backplane applications. It differs from standard LVDS in providing increased drive current to handle double terminations that are required in multipoint applications. Controlled transition times minimize reflections that are common in multipoint configurations due to unterminated stubs.

A single DS91M124 channel is a 1:4 repeater that accepts LVTTL/LVCMOS signals at the driver inputs and converts them to differential M-LVDS signal levels. It features independent driver enable pins for each driver output.

The DS91M124 has a flow-through pinout for easy PCB layout. It provides a new alternative for high speed multipoint interface applications. It is packaged in a space saving SOIC-16 package.

# **Typical Application**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## Pin Diagram



Figure 1. SOIC Package See Package Number D0016A

# **Logic Diagram**



## **Pin Descriptions**

| Number         | Name     | I/O, Type | Description                                                                                                                                                                                                          |
|----------------|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3, 8     | DE       | I, LVCMOS | Driver enable pin: When a DE pin is low, the corresponding driver output is disabled. When a DE pin is high, the corresponding driver output is enabled. There is a 300 k $\Omega$ pulldown resistor on each DE pin. |
| 6              | DI       | I, LVCMOS | Driver input pin.                                                                                                                                                                                                    |
| 5              | GND      | Power     | Ground pin.                                                                                                                                                                                                          |
| 10, 11, 14, 15 | Α        | O, M-LVDS | Non-inverting driver output pins.                                                                                                                                                                                    |
| 9, 12, 13, 16  | В        | O, M-LVDS | Inverting driver output pins.                                                                                                                                                                                        |
| 4              | $V_{DD}$ | Power     | Power supply pin, +3.3V ± 0.3V                                                                                                                                                                                       |
| 7              | N/C      | N/A       | NO CONNECT pin.                                                                                                                                                                                                      |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

www.ti.com

# Absolute Maximum Ratings (1)(2)

| Power Supply Voltage                                  | -0.3V to +4V                 |
|-------------------------------------------------------|------------------------------|
| LVCMOS Input Voltage                                  | $-0.3V$ to $(V_{DD} + 0.3V)$ |
| M-LVDS Output Voltage                                 | −1.9V to +5.5V               |
| M-LVDS Output Short Circuit Current Duration          | Continuous                   |
| Junction Temperature                                  | +140°C                       |
| Storage Temperature Range                             | −65°C to +150°C              |
| Lead Temperature Range                                |                              |
| Soldering (4 sec.)                                    | +260°C                       |
| Maximum Package Power Dissipation @ +25°C             |                              |
| D0016A Package                                        | 2.21W                        |
| Derate D0016A Package                                 | 19.2 mW/°C above +25°C       |
| Package Thermal Resistance (4-Layer, 2 oz. Cu, JEDEC) |                              |
| $\theta_{JA}$                                         | +52°C/W                      |
| θ <sub>JC</sub>                                       | +19°C/W                      |
| ESD Susceptibility                                    |                              |
| HBM <sup>(3)</sup>                                    | ≥8 kV                        |
| MM <sup>(4)</sup>                                     | ≥250V                        |
| CDM <sup>(5)</sup>                                    | ≥1250V                       |
|                                                       |                              |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human Body Model, applicable std. JESD22-A114C
- (4) Machine Model, applicable std. JESD22-A115-A
- (5) Field Induced Charge Device Model, applicable std. JESD22-C101-C

# **Recommended Operating Conditions**

|                                                       | Min  | Тур | Max      | Units |
|-------------------------------------------------------|------|-----|----------|-------|
| Supply Voltage, V <sub>DD</sub>                       | 3.0  | 3.3 | 3.6      | V     |
| Voltage at Any Bus Terminal (Separate or Common-Mode) | -1.4 |     | +3.8     | V     |
| LVTTL Input Voltage High V <sub>IH</sub>              | 2.0  |     | $V_{DD}$ | V     |
| LVTTL Input Voltage Low V <sub>IL</sub>               | 0    |     | 0.8      | V     |
| Operating Free Air                                    |      |     |          |       |
| Temperature T <sub>A</sub>                            | -40  | +25 | +85      | °C    |

Product Folder Links: DS91M124



#### **DC Electrical Characteristics**

Over supply voltage and operating temperature ranges, unless otherwise specified. (1)(2)(3)(4)

|                       | Parameter                                                               | Test Conditions                                                                    | Min                 | Тур | Max                | Units |
|-----------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------|-----|--------------------|-------|
| LVCMOS                | OC Specifications                                                       |                                                                                    |                     |     |                    |       |
| V <sub>IH</sub>       | High-Level Input Voltage                                                |                                                                                    | 2.0                 |     | $V_{DD}$           | V     |
| V <sub>IL</sub>       | Low-Level Input Voltage                                                 |                                                                                    | GND                 |     | 0.8                | V     |
| I <sub>IH</sub>       | High-Level Input Current                                                | V <sub>IH</sub> = 3.6V                                                             | -15                 | ±1  | 15                 | μA    |
| I <sub>IL</sub>       | Low-Level Input Current                                                 | V <sub>IL</sub> = 0V                                                               | -15                 | ±1  | 15                 | μA    |
| V <sub>CL</sub>       | Input Clamp Voltage                                                     | I <sub>IN</sub> = -18 mA                                                           | -1.5                |     |                    | V     |
| M-LVDS D              | C Specifications                                                        |                                                                                    | •                   |     |                    |       |
| V <sub>AB</sub>       | Differential Output Voltage Magnitude                                   | $R_L = 50\Omega$ , $C_L = 5 pF$                                                    | 480                 |     | 650                | mV    |
| $\Delta V_{AB}$       | Change in Differential Output Voltage Magnitude<br>Between Logic States | Figure 2<br>Figure 4                                                               | -50                 |     | 50                 | mV    |
| V <sub>OS(SS)</sub>   | Steady-State Common-Mode Output Voltage                                 | Figure 2                                                                           | 0.30                | 1.6 | 2.10               | V     |
| $ \Delta V_{OS(SS)} $ | Change in Steady-State Common-Mode Output Voltage Between Logic States  | Figure 3 $R_L = 50\Omega$                                                          | 0                   |     | 50                 | mV    |
| V <sub>A(OC)</sub>    | Maximum Steady-State Open-Circuit Output Voltage                        | Figure 5                                                                           | 0                   |     | 2.4                | V     |
| V <sub>B(OC)</sub>    | Maximum Steady-State Open-Circuit Output Voltage                        | Figure 5                                                                           | 0                   |     | 2.4                | V     |
| $V_{P(H)}$            | Voltage Overshoot, Low-to-High Level Output (5)                         | $R_L = 50\Omega, C_L = 5 \text{ pF}$<br>$C_D = 0.5 \text{ pF}$                     |                     |     | 1.2V <sub>SS</sub> | V     |
| V <sub>P(L)</sub>     | Voltage Overshoot, High-to-Low Level Output (5)                         | Figure 7<br>Figure 8                                                               | -0.2V <sub>SS</sub> |     |                    | V     |
| Ios                   | Output Short-Circuit Current (6)                                        | Figure 6                                                                           | -43                 |     | 43                 | mA    |
|                       |                                                                         | $V_A = 3.8V, V_B = 1.2V$                                                           | 0                   |     | 32                 | μA    |
| $I_A$                 | Driver High-Impedance Output Current                                    | $V_A = 0V \text{ or } 2.4V, V_B = 1.2V$                                            | -20                 |     | 20                 | μA    |
|                       |                                                                         | $V_A = -1.4V, V_B = 1.2V$                                                          | -32                 |     | 0                  | μΑ    |
|                       |                                                                         | $V_A = 3.8V, V_B = 1.2V$                                                           | 0                   |     | 32                 | μΑ    |
| $I_{B}$               | Driver High-Impedance Output Current                                    | $V_A = 0V \text{ or } 2.4V, V_B = 1.2V$                                            | -20                 |     | 20                 | μΑ    |
|                       |                                                                         | $V_A = -1.4V, V_B = 1.2V$                                                          | -32                 |     | 0                  | μΑ    |
| $I_{AB}$              | Driver High-Impedance Output Differential Curent $(I_A - I_B)$          | $V_A = V_B, -1.4V \le V \le 3.8V$                                                  | -4                  |     | 4                  | μA    |
| I <sub>A(OFF)</sub>   | Driver High-Impedance Output Power-Off Current                          | $V_A = 3.8V, V_B = 1.2V$<br>$DE_n = 0V$<br>$0V \le V_{DD} \le 1.5V$                | 0                   |     | 32                 | μА    |
|                       |                                                                         | $V_A = 0V \text{ or } 2.4V, V_B = 1.2V$<br>$DE_n = 0V$<br>$0V \le V_{DD} \le 1.5V$ | -20                 |     | 20                 | μΑ    |
|                       |                                                                         | $V_A = -1.4V, V_B = 1.2V$<br>$DE_n = 0V$<br>$0V \le V_{DD} \le 1.5V$               | -32                 |     | 0                  | μА    |

Submit Documentation Feedback

Copyright © 2008-2013, Texas Instruments Incorporated

<sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

<sup>(2)</sup> Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground

except  $V_{OD}$  and  $\Delta V_{OD}$ . (3) Typical values represent most likely parametric norms for  $V_{DD} = +3.3V$  and  $T_A = +25^{\circ}C$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

 $C_{\mathsf{L}}$  includes fixture capacitance and  $C_{\mathsf{D}}$  includes probe capacitance.

Specification is ensured by characterization and is not tested in production.

<sup>(6)</sup> Output short circuit current (Ios) is specified as magnitude only, minus sign indicates direction only.



## **DC Electrical Characteristics (continued)**

Over supply voltage and operating temperature ranges, unless otherwise specified. (1)(2)(3)(4)

|                      | Parameter                                                                                   | Test Conditions                                                                                                                                                               | Min | Тур | Max | Units |
|----------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| I <sub>B(OFF)</sub>  | Driver High-Impedance Output Power-Off Current                                              | $V_A = 3.8V, V_B = 1.2V$<br>$DE_n = 0V$<br>$0V \le V_{DD} \le 1.5V$                                                                                                           | 0   |     | 32  | μА    |
|                      |                                                                                             | $V_A = 0V \text{ or } 2.4V, V_B = 1.2V$<br>$DE_n = 0V$<br>$0V \le V_{DD} \le 1.5V$                                                                                            | -20 |     | 20  | μΑ    |
|                      |                                                                                             | $V_A = -1.4V, V_B = 1.2V$<br>$DE_n = 0V$<br>$0V \le V_{DD} \le 1.5V$                                                                                                          | -32 |     | 0   | μА    |
| I <sub>AB(OFF)</sub> | Driver High-Impedance Output Power-Off Current (I <sub>A(OFF)</sub> - I <sub>B(OFF)</sub> ) | $V_A = V_B$ , $-1.4V \le V \le 3.8V$<br>$DE_n = 0V$<br>$0V \le V_{DD} \le 1.5V$                                                                                               | -4  |     | 4   | μА    |
| C <sub>A</sub>       | Driver Output Capacitance                                                                   |                                                                                                                                                                               |     | 7.8 |     | pF    |
| Св                   | Driver Output Capacitance                                                                   | .v. ov.                                                                                                                                                                       |     | 7.8 |     | pF    |
| C <sub>AB</sub>      | Driver Output Differential Capacitance                                                      | $V_{DD} = 0V$                                                                                                                                                                 |     | 3   |     | pF    |
| C <sub>A/B</sub>     | Driver Output Capacitance Balance (C <sub>A</sub> /C <sub>B</sub> )                         |                                                                                                                                                                               |     | 1   |     |       |
| I <sub>CCL</sub>     | Loaded Supply Current Enabled                                                               | $\begin{array}{l} R_L = 50\Omega \; (\text{All Outputs}) \\ \text{DI} = V_{DD} \; \text{or GND} \\ \text{DE}_n = V_{DD} \; \text{or GND} \; (\text{All Outputs}) \end{array}$ |     | 65  | 75  | mA    |
| I <sub>CCZ</sub>     | No Load Supply Current Disabled                                                             | DI = V <sub>DD</sub> or GND,<br>DE <sub>n</sub> = GND (All Outputs)                                                                                                           |     | 19  | 24  | mA    |

## **Switching Characteristics**

Over supply voltage and operating temperature ranges, unless otherwise specified. (1)(2)(3)

|                   | Parameter                                                                           | Test Conditions                     | Min | Тур | Max | Units |
|-------------------|-------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|-------|
| t <sub>PHL</sub>  | Differential Propagation Delay High to Low                                          |                                     | 1.8 | 3.9 | 6.5 | ns    |
| t <sub>PLH</sub>  | Differential Propagation Delay Low to High                                          |                                     | 1.8 | 3.9 | 6.5 | ns    |
| t <sub>SKD1</sub> | Differential Pulse Skew  t <sub>PHL</sub> - t <sub>PLH</sub>   (4) (5)              | B 500                               | 0   | 25  | 100 | ps    |
| t <sub>SKD2</sub> | Channel-to-Channel Skew (4) (6)                                                     | $R_L = 50\Omega$<br>$C_L = 5 pF$ ,  | 0   | 70  | 250 | ps    |
| t <sub>SKD3</sub> | Differential Part-to-Part Skew <sup>(4) (7)</sup> (Constant T <sub>A</sub> and VDD) | C <sub>D</sub> = 0.5 pF<br>Figure 7 | 0   | 1.5 | 2   | ns    |
| t <sub>SKD4</sub> | Differential Part-to-Part Skew (4) (8)                                              | Figure 8                            | 0   |     | 4.7 | ns    |
| t <sub>TLH</sub>  | Rise Time (4)                                                                       |                                     | 1.1 | 2.0 | 3.0 | ns    |
| t <sub>THL</sub>  | Fall Time <sup>(4)</sup>                                                            |                                     | 1.1 | 2.0 | 3.0 | ns    |
| t <sub>PHZ</sub>  | Disable Time High to Z                                                              | $R_1 = 50\Omega$                    |     | 6   | 11  | ns    |
| t <sub>PLZ</sub>  | Disable Time Low to Z                                                               | C <sub>L</sub> = 5 pF,              |     | 6   | 11  | ns    |
| t <sub>PZH</sub>  | Enable Time Z to High                                                               | C <sub>D</sub> = 0.5 pF<br>Figure 9 |     | 6   | 11  | ns    |
| t <sub>PZL</sub>  | Enable Time Z to Low                                                                | Figure 10                           |     | 6   | 11  | ns    |
| $f_{MAX}$         | Maximum Operating Frequency (4)                                                     |                                     | 125 |     |     | MHz   |

- (1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (2) Typical values represent most likely parametric norms for V<sub>DD</sub> = +3.3V and T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured.
- (3)  $C_L$  includes fixture capacitance and  $C_D$  includes probe capacitance.
- (4) Specification is ensured by characterization and is not tested in production.
- (5) t<sub>SKD1</sub>, |t<sub>PLHD</sub> t<sub>PHLD</sub>|, Pulse Skew, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.
- (6)  $t_{SKD2}$ , Channel-to-Channel Skew, is the difference in propagation delay ( $t_{PLHD}$  or  $t_{PHLD}$ ) among all output channels.
- (7) t<sub>SKD3</sub>, Part-to-Part Skew, is defined as the difference between the minimum and maximum differential propagation delays. This specification applies to devices at the same V<sub>DD</sub> and within 5°C of each other within the operating temperature range.
- (8) t<sub>SKD4</sub>, Part-to-Part Skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as |Max Min| differential propagation delay.

Product Folder Links: DS91M124



## **Test Circuits and Waveforms**



Figure 2. Differential Driver Test Circuit



Figure 3. Differential Driver Waveforms



Figure 4. Differential Driver Full Load Test Circuit



Figure 5. Differential Driver DC Open Test Circuit

Product Folder Links: DS91M124





Figure 6. Differential Driver Short-Circuit Test Circuit



Figure 7. Driver Propagation Delay and Transition Time Test Circuit



Figure 8. Driver Propagation Delays and Transition Time Waveforms





Figure 9. Driver TRI-STATE Delay Test Circuit



Figure 10. Driver TRI-STATE Delay Waveforms

Submit Documentation Feedback



## **Typical Performance Characteristics**



Figure 11. Driver Rise Time as a Function of Temperature



Figure 13. Driver Output Signal Amplitude as a Function of Resistive Load



Figure 15. Driver Propagation Delay (tPHLD) as a Function of Temperature



Figure 12. Driver Fall Time as a Function of Temperature



Figure 14. Driver Propagation Delay (tPLHD) as a Function of Temperature



Figure 16. Driver Power Supply Current as a Function of Frequency



# **REVISION HISTORY**

| Ch | hanges from Revision D (April 2013) to Revision E  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 9    |



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| DS91M124TMA/NOPB  | ACTIVE | SOIC         | D                  | 16   | 48             | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | DS91M124<br>TMA         | Samples |
| DS91M124TMAX/NOPB | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | DS91M124<br>TMA         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Apr-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS91M124TMAX/NOPB | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |

www.ti.com 9-Apr-2022



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS91M124TMAX/NOPB | SOIC         | D               | 16   | 2500 | 356.0       | 356.0      | 35.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 9-Apr-2022

## **TUBE**



#### \*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS91M124TMA/NOPB | D            | SOIC         | 16   | 48  | 495    | 8      | 4064   | 3.05   |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated