









LMK1D2102, LMK1D2104 SNAS822A - SEPTEMBER 2021 - REVISED FEBRUARY 2022

# LMK1D210x Low Additive Jitter LVDS Buffer

## 1 Features

- High-performance LVDS clock buffer family: up to 2 GHz
  - Dual 1:2 differential buffer
  - Dual 1:4 differential buffer
- Supply voltage: 1.71 V to 3.465 V
- Fail-safe input operation
- Low additive jitter: < max 60 fs RMS in 12-kHz to 20-MHz @ 156.25 MHz
  - Very low phase noise floor: -164 dBc/Hz (typical)
- Very low propagation delay < 575 ps max
- Output skew of 20 ps max
- Universal inputs accept LVDS, LVPECL, LVCMOS, HCSL and CML signal levels.
- LVDS reference voltage, V<sub>AC REF</sub>, available for capacitive coupled inputs
- Industrial temperature range: -40°C to 105°C
- Packaged in
  - LMK1D2102: 3-mm x 3-mm, 16-Pin VQFN
  - LMK1D2104: 5-mm x 5-mm. 28-Pin VQFN

# 2 Applications

- Telecommunications and networking
- Medical imaging
- Test and measurement
- Wireless infrastructure
- Pro audio, video and signage

## 3 Description

The LMK1D210x clock buffer distributes two clock inputs (INO and IN1) to a total of up to 8 pairs of differential LVDS clock outputs (OUT0, OUT7) with minimum skew for clock distribution. Each buffer block consists of one input and up to 4 LVDS outputs. The inputs can either be LVDS, LVPECL, HCSL, CML or LVCMOS.

The LMK1D210x is specifically designed for driving 50-Ω transmission lines. In case of driving the inputs in single-ended mode, the appropriate bias voltage as shown in Figure 8-6 must be applied to the unused negative input pin.

Using the control pin (EN), output banks can either be enabled or disabled. If this pin is left open, two buffers with all outputs are enabled, if switched to a logic "0", both banks with all outputs are disabled (static logic "0"), if switched to a logic "1", one bank and its outputs are disabled while another bank with its outputs are enabled. The part supports a fail-safe function. The device further incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.

The device operates in 1.8-V or 2.5-V or 3.3-V supply environment and is characterized from -40°C to 105°C (ambient temperature). The LMK1D210x package variant is shown in the table below:

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | PACKAGE   | BODY SIZE (NOM)   |
|----------------------------|-----------|-------------------|
| LMK1D2102                  | VQFN (16) | 3.00 mm × 3.00 mm |
| LMK1D2104                  | VQFN (28) | 5.00 mm × 5.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



**Application Example** 



# **Table of Contents**

| 1 Features                           | 1              | 8.4 Device Functional Modes                        | 12                  |
|--------------------------------------|----------------|----------------------------------------------------|---------------------|
| 2 Applications                       |                | 9 Application and Implementation                   | 15                  |
| 3 Description                        |                | 9.1 Application Information                        | 15                  |
| 4 Revision History                   |                | 9.2 Typical Application                            |                     |
| 5 Pin Configuration and Functions    | 3              | 10 Power Supply Recommendations                    |                     |
| 6 Specifications                     | 4              | 11 Layout                                          | 20                  |
| 6.1 Absolute Maximum Ratings         | 4              | 11.1 Layout Guidelines                             | 20                  |
| 6.2 ESD Ratings                      | 4              | 11.2 Layout Example                                | 20                  |
| 6.3 Recommended Operating Conditions | 4              | 12 Device and Documentation Support                | <mark>2</mark> 1    |
| 6.4 Thermal Information              | <mark>5</mark> | 12.1 Documentation Support                         | <mark>2</mark> 1    |
| 6.5 Electrical Characteristics       | <mark>5</mark> | 12.2 Receiving Notification of Documentation Updat | es <mark>2</mark> 1 |
| 6.6 Typical Characteristics          | 9              | 12.3 Support Resources                             | <mark>2</mark> 1    |
| 7 Parameter Measurement Information  | 10             | 12.4 Trademarks                                    | 21                  |
| 8 Detailed Description               | 12             | 12.5 Electrostatic Discharge Caution               | 21                  |
| 8.1 Overview                         | 12             | 12.6 Glossary                                      | 21                  |
| 8.2 Functional Block Diagram         | 12             | 13 Mechanical, Packaging, and Orderable            |                     |
| 8.3 Feature Description              | 12             | Information                                        | <mark>2</mark> 1    |
|                                      |                |                                                    |                     |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | Changes from Revision * (September 2021) to Revision A (February 2022)     | Page |
|---|----------------------------------------------------------------------------|------|
| • | Added bullet on fail-safe inputs to Features                               |      |
| • | Removed the input specifiers on the output pins in the Pin Functions table | 3    |
| • | Changed Thermal Information table                                          | 5    |
| • | Added the Fail-Safe Inputs section                                         | 12   |



# **5 Pin Configuration and Functions**



Figure 5-1. LMK1D2102: RGT Package 16-Pin VQFN Top View



Figure 5-2. LMK1D2104: RHD Package 28-Pin VQFN Top View

Table 5-1. Pin Functions

|                                            | PIN          |           | TYPE <sup>(1)</sup> | DECORIDATION                                                                                                                       |
|--------------------------------------------|--------------|-----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                       | LMK1D2102    | LMK1D2104 | ITPE                | DESCRIPTION                                                                                                                        |
| DIFFERENTIAL/SINGLE                        | -ENDED CLOCK | INPUT     |                     |                                                                                                                                    |
| IN0_P, IN0_N                               | 6, 7         | 9, 10     | ı                   | Primary: Differential input pair or single-ended input                                                                             |
|                                            |              |           |                     | Secondary: Differential input pair or single-ended input.                                                                          |
| IN1_P, IN1_N                               | 3, 4         | 5, 6      | I                   | Note that INP0, INN0 are used indistinguishably with IN0_P, IN0_N.                                                                 |
| OUTPUT BANK CONTR                          | OL           |           | '                   |                                                                                                                                    |
| EN                                         | 2            | 4         | I                   | Output bank enable/disable with an internal 500-k $\Omega$ pullup and 320-k $\Omega$ pulldown, selects input port; (See Table 8-1) |
| BIAS VOLTAGE OUTPU                         | İT           |           |                     |                                                                                                                                    |
| V <sub>AC_REF0</sub> ,V <sub>AC_REF1</sub> | 8            | 11, 7     | 0                   | Bias voltage output for capacitive coupled inputs. If used, TI recommends using a 0.1-µF capacitor to GND on this pin.             |
| DIFFERENTIAL CLOCK                         | OUTPUT       |           | '                   |                                                                                                                                    |
| OUT0_P, OUT0_N                             | 9, 10        | 12, 13    | 0                   | Differential LVDS output pair number 0                                                                                             |
| OUT1_P, OUT1_N                             | 11, 12       | 16, 17    | 0                   | Differential LVDS output pair number 1                                                                                             |
| OUT2_P, OUT2_N                             | 13, 14       | 18, 19    | 0                   | Differential LVDS output pair number 2                                                                                             |
| OUT3_P, OUT3_N                             | 15, 16       | 20, 21    | 0                   | Differential LVDS output pair number 3                                                                                             |
| OUT4_P, OUT4_N                             |              | 22, 23    | 0                   | Differential LVDS output pair number 4                                                                                             |
| OUT5_P, OUT5_N                             |              | 24, 25    | 0                   | Differential LVDS output pair number 5                                                                                             |
| OUT6_P, OUT6_N                             |              | 26, 27    | 0                   | Differential LVDS output pair number 6                                                                                             |
| OUT7_P, OUT7_N                             |              | 2, 3      | 0                   | Differential LVDS output pair number 7                                                                                             |
| SUPPLY VOLTAGE                             |              | •         |                     |                                                                                                                                    |
| V <sub>DD</sub>                            | 5            | 8, 15, 28 | Р                   | Device Power Supply (1.8V or 2.5V or 3.3V)                                                                                         |
| GROUND                                     |              |           |                     |                                                                                                                                    |
| GND                                        | 1            | 1, 14     | G                   | Ground                                                                                                                             |
| DAP                                        | DAP          | DAP       | G                   | Die Attach Pad. Connect to the PCB ground plane for heat dissipation.                                                              |

(1) G = Ground, I = Input, O = Output, P = Power

# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  | 3 1 3 1                   | MIN  | MAX                   | UNIT |
|------------------|---------------------------|------|-----------------------|------|
| $V_{DD}$         | Supply voltage            | -0.3 | 3.6                   | V    |
| V <sub>IN</sub>  | Input voltage             | -0.3 | 3.6                   | V    |
| Vo               | Output voltage            | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| I <sub>IN</sub>  | Input current             | -20  | 20                    | mA   |
| Io               | Continuous output current | -50  | 50                    | mA   |
| TJ               | Junction temperature      |      | 135                   | °C   |
| T <sub>stg</sub> | Storage temperature (2)   | -65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. *Absolute Maximum Ratings* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Device unpowered

## 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  |                         | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>          | ±3000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                   |                                |                                               | MIN   | NOM | MAX   | UNIT |
|-------------------|--------------------------------|-----------------------------------------------|-------|-----|-------|------|
| V <sub>DD</sub> C |                                | 3.3-V supply                                  | 3.135 | 3.3 | 3.465 |      |
|                   | Core supply voltage            | 2.5-V supply                                  | 2.375 | 2.5 | 2.625 | V    |
|                   |                                | 1.8-V supply                                  | 1.71  | 1.8 | 1.89  |      |
| Supply<br>Ramp    | Supply voltage ramp            | Requires monotonic ramp (10-90% of $V_{DD}$ ) | 0.1   |     | 20    | ms   |
| T <sub>A</sub>    | Operating free-air temperature |                                               | -40   |     | 105   | °C   |
| TJ                | Operating junction temperature |                                               | -40   |     | 135   | °C   |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## **6.4 Thermal Information**

| THERMAL METRIC (1)    |                                              | LMK1D2102 | LMK1D2104 |      |
|-----------------------|----------------------------------------------|-----------|-----------|------|
|                       |                                              | VQFN      | VQFN      | UNIT |
|                       |                                              | 16 PINS   | 28 PINS   |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 48.7      | 38.9      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 56.4      | 32.1      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 23.6      | 18.7      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.6       | 1         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 23.6      | 18.7      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 8.6       | 8.2       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **6.5 Electrical Characteristics**

|                            | PARAMETER                                         | TEST CONDITIONS                                           | MIN                 | TYP                 | MAX                   | UNIT            |
|----------------------------|---------------------------------------------------|-----------------------------------------------------------|---------------------|---------------------|-----------------------|-----------------|
| POWER SU                   | PPLY CHARACTERISTICS                              |                                                           |                     |                     |                       |                 |
| IDD <sub>STAT</sub>        | LMK1D2102                                         | All-outputs enabled and unterminated, f = 0 Hz            |                     | 50                  |                       | mA              |
| IDD <sub>STAT</sub>        | LMK1D2104                                         | All-outputs enabled and unterminated, f = 0 Hz            |                     | 55                  |                       | mA              |
| IDD <sub>100M</sub>        | LMK1D2102                                         | All-outputs enabled, $R_L = 100 \Omega$ , f = 100 MHz     |                     | 70                  | 80                    | mA              |
| IDD <sub>100M</sub>        | LMK1D2104                                         | All-outputs enabled, RL = 100 $\Omega$ , f = 100 MHz      |                     | 84                  | 110                   | mA              |
| OUTPUT BA                  | NK CONTROL (EN) INPUT CHARACTER                   | RISTICS (Applies to V <sub>DD</sub> = 1.8 V ± 5%          | s, 2.5 V ± 5% aı    | nd 3.3 V :          | ± 5%)                 |                 |
| Vd <sub>I3</sub>           | 3-state input                                     | Open                                                      | (                   | 0.4*V <sub>CC</sub> |                       | V               |
| V <sub>IH</sub>            | Input high voltage                                | Minimum input voltage for a logical "1" state             | 0.7*V <sub>CC</sub> |                     | V <sub>CC</sub> + 0.3 | V               |
| V <sub>IL</sub>            | Input low voltage                                 | Maximum input voltage for a logical "0" state             | -0.3                |                     | 0.3*V <sub>CC</sub>   | V               |
| I <sub>IH</sub>            | Input high current                                | $V_{DD}$ can be 1.8V/2.5V/3.3V with $V_{IH}$ = $V_{DD}$   |                     |                     | 30                    | uA              |
| I <sub>IL</sub>            | Input low current                                 | $V_{DD}$ can be 1.8V/2.5V/3.3V with $V_{IH}$ = $V_{DD}$   | -30                 |                     |                       | uA              |
| R <sub>pull-up(EN)</sub>   | Input pullup resistor                             |                                                           |                     | 500                 |                       | kΩ              |
| R <sub>pull-down(EN)</sub> | Input pulldown resistor                           |                                                           |                     | 320                 |                       | kΩ              |
| SINGLE-ENI                 | DED LVCMOS/LVTTL CLOCK INPUT (Ap                  | plies to V <sub>DD</sub> = 1.8 V ± 5%, 2.5 V ± 5%         | and 3.3 V ± 5°      | %)                  |                       |                 |
| f <sub>IN</sub>            | Input frequency                                   | Clock input                                               | DC                  |                     | 250                   | MHz             |
| V <sub>IN_S-E</sub>        | Single-ended Input Voltage Swing                  | Assumes a square wave input with two levels               | 0.4                 |                     | 3.465                 | V               |
| dVIN/dt                    | Input Slew Rate (20% to 80% of the amplitude)     |                                                           | 0.05                |                     |                       | V/ns            |
| I <sub>IH</sub>            | Input high current                                | V <sub>DD</sub> = 3.465 V, V <sub>IH</sub> = 3.465 V      |                     |                     | 50                    | uA              |
| I <sub>IL</sub>            | Input low current                                 | V <sub>DD</sub> = 3.465 V, V <sub>IL</sub> = 0 V          | -30                 |                     |                       | uA              |
| C <sub>IN_SE</sub>         | Input capacitance                                 | at 25°C                                                   |                     | 3.5                 |                       | pF              |
| DIFFERENT                  | IAL CLOCK INPUT (Applies to V <sub>DD</sub> = 1.8 | $V \pm 5\%$ , 2.5 $V \pm 5\%$ and 3.3 $V \pm 5\%$ )       |                     |                     |                       |                 |
| f <sub>IN</sub>            | Input frequency                                   | Clock input                                               |                     |                     | 2                     | GHz             |
| VILLEIE                    | Differential input voltage peak-to-peak           | V <sub>ICM</sub> = 1 V (V <sub>DD</sub> = 1.8 V)          | 0.3                 |                     | 2.4                   | V <sub>PP</sub> |
| $V_{IN,DIFF(p-p)}$         | $\{2^*(V_{INP}-V_{INN})\}$                        | V <sub>ICM</sub> = 1.25 V (V <sub>DD</sub> = 2.5 V/3.3 V) | 0.3                 |                     | 2.4                   | v PP            |



VDD = 1.8 V  $\pm$  5 %, –40 °C  $\leq$ T\_A  $\leq$  105 °C. Typical values are at VDD = 1.8 V, 25 °C (unless otherwise noted)

|                     | PARAMETER                                                                                                                 | TEST CONDITIONS                                                                                       | MIN  | TYP | MAX   | UNIT |
|---------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|-----|-------|------|
| V <sub>ICM</sub>    | Input common mode voltage                                                                                                 | V <sub>IN,DIFF(P-P)</sub> > 0.4 V (V <sub>DD</sub> = 1.8 V/2.5/3.3 V)                                 | 0.25 |     | 2.3   | V    |
| I <sub>IH</sub>     | Input high current                                                                                                        | V <sub>DD</sub> = 3.465 V, V <sub>INP</sub> = 2.4 V, V <sub>INN</sub> = 1.2 V                         |      |     | 30    | uA   |
| I <sub>IL</sub>     | Input low current                                                                                                         | V <sub>DD</sub> = 3.465 V, V <sub>INP</sub> = 0 V, V <sub>INN</sub> = 1.2 V                           | -30  |     |       | uA   |
| C <sub>IN_S-E</sub> | Input capacitance (Single-ended)                                                                                          | at 25°C                                                                                               |      | 3.5 |       | pF   |
| LVDS DC             | DUTPUT CHARACTERISTICS                                                                                                    |                                                                                                       |      |     |       |      |
| VOD                 | Differential output voltage magnitude   V <sub>OUTP</sub> - V <sub>OUTN</sub>                                             | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$                                                    | 250  | 350 | 450   | mV   |
| ΔVOD                | Change in differential output voltage magnitude. Per output, defined as the difference between VOD in logic hi/lo states. | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$ $\Omega$                                           | -15  |     | 15    | mV   |
| V                   | Steady-state common mode output                                                                                           | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega (V_{DD} = 1.8 \text{ V})$               | 1    |     | 1.2   | V    |
| V <sub>OC(SS)</sub> | voltage                                                                                                                   | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega (V_{DD} = 2.5 \text{ V}/3.3 \text{ V})$ | 1.1  |     | 1.375 | V    |
| $\Delta_{VOC(SS)}$  | Change in steady-state common mode output voltage. Per output, defined as the difference in VOC in logic hi/lo states.    | $V_{\text{IN,DIFF}(P-P)} = 0.3 \text{ V, R}_{\text{LOAD}} = 100$                                      | -15  |     | 15    | mV   |

#### www.ti.com

VDD = 1.8 V  $\pm$  5 %, –40 °C  $\leq$ T\_A  $\leq$  105 °C. Typical values are at VDD = 1.8 V, 25 °C (unless otherwise noted)

| VDD - 1.0 V                    | DADAMETED                                                                  |                                                                                                                                                                                                                                   |      |      |       | LINIT     |
|--------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-----------|
| LVDC ACC                       | PARAMETER                                                                  | TEST CONDITIONS                                                                                                                                                                                                                   | MIN  | TYP  | MAX   | UNIT      |
| LVDS AC OU                     | ITPUT CHARACTERISTICS                                                      | I.,                                                                                                                                                                                                                               |      |      | I     |           |
| $V_{ring}$                     | Output overshoot and undershoot                                            | $V_{\text{IN,DIFF(P-P)}} = 0.3 \text{ V, R}_{\text{LOAD}} = 100$<br>$\Omega, f_{\text{OUT}} = 491.52 \text{ MHz}$                                                                                                                 | -0.1 |      | 0.1   | $V_{OD}$  |
| V <sub>OS</sub>                | Output AC common mode                                                      | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega$                                                                                                                                                                    |      | 50   | 100   | $mV_{pp}$ |
| I <sub>os</sub>                | Short-circuit output current (differential)                                | V <sub>OUTP</sub> = V <sub>OUTN</sub>                                                                                                                                                                                             | -12  |      | 12    | mA        |
| I <sub>OS(cm)</sub>            | Short-circuit output current (common-mode)                                 | V <sub>OUTP</sub> = V <sub>OUTN</sub> = 0                                                                                                                                                                                         | -24  |      | 24    | mA        |
| t <sub>PD</sub>                | Propagation delay                                                          | $V_{IN,DIFF(P-P)} = 0.3 \text{ V, R}_{LOAD} = 100$<br>$\Omega^{(1)}$                                                                                                                                                              | 0.3  |      | 0.575 | ns        |
| t <sub>sk, o</sub>             | Output skew                                                                | Skew between outputs with the same load conditions (4 and 8 channel) (2)                                                                                                                                                          |      |      | 20    | ps        |
| t <sub>SK, b</sub>             | Output bank skew                                                           | Skew between the outputs within the same bank (2102/2104) (3)                                                                                                                                                                     |      |      | 15    | ps        |
| t <sub>SK, PP</sub>            | Part-to-part skew                                                          | Skew between outputs on different parts subjected to the same operating conditions with the same input and output loading.                                                                                                        |      |      | 250   | ps        |
| t <sub>SK, P</sub>             | Pulse skew                                                                 | 50% duty cycle input, crossing point-to-crossing-point distortion (3)                                                                                                                                                             | -20  |      | 20    | ps        |
| <sup>t</sup> rjit(ADD)         | Random additive Jitter (rms)                                               | $f_{\text{IN}}$ = 156.25 MHz with 50% duty-cycle, Input slew rate = 1.5V/ns, Integration range = 12kHz - 20MHz, with output load R <sub>LOAD</sub> = 100 Ω                                                                        |      | 50   | 60    | fs, RMS   |
|                                |                                                                            | PN <sub>1kHz</sub>                                                                                                                                                                                                                |      | -143 |       |           |
|                                | Phase Noise for a carrier frequency of                                     | PN <sub>10kHz</sub>                                                                                                                                                                                                               |      | -152 |       |           |
| Phase noise                    | 156.25 MHz with 50% duty-cycle, Input slew rate = 1.5V/ns with output load | PN <sub>100kHz</sub>                                                                                                                                                                                                              |      | -157 |       | dBc/Hz    |
|                                | $R_{LOAD} = 100 \Omega$                                                    | PN <sub>1MHz</sub>                                                                                                                                                                                                                |      | -160 |       |           |
|                                |                                                                            | PN <sub>floor</sub>                                                                                                                                                                                                               |      | -164 |       |           |
| MUX <sub>ISO</sub>             | Mux Isolation                                                              | f <sub>IN</sub> = 156.25 MHz. The difference in power level @ f <sub>IN</sub> when the selected clock is active and the unselected clock is static versus when the selected clock is inactive and the unselected clock is active. |      | 80   |       | dB        |
| SPUR                           | Spurious suppression between dual                                          | Differential inputs with F <sub>IN0</sub> = 491.52 MHz, F <sub>IN1</sub> = 61.44 MHz; Measured between neighboring outputs                                                                                                        |      | -60  |       | dB        |
| 57 OIX                         | banks                                                                      | Different inputs with F <sub>IN0</sub> = 491.52 MHz, F <sub>IN1</sub> = 15.36 MHz; Measured between neighboring outputs                                                                                                           |      | -70  |       | чъ        |
| ODC                            | Output duty cycle                                                          | With 50% duty cycle input                                                                                                                                                                                                         | 45   |      | 55    | %         |
| t <sub>R</sub> /t <sub>F</sub> | Output rise and fall time                                                  | 20% to 80% with $R_{LOAD}$ = 100 $\Omega$                                                                                                                                                                                         |      |      | 300   | ps        |
| V <sub>AC_REF</sub>            | Reference output voltage                                                   | VDD = 2.5 V, I <sub>LOAD</sub> = 100 uA                                                                                                                                                                                           | 0.9  | 1.25 | 1.375 | V         |



VDD = 1.8 V ± 5 %, -40 °C ≤T\_A ≤ 105 °C. Typical values are at VDD = 1.8 V, 25 °C (unless otherwise noted)

|                                                                    | PARAMETER                                            | TEST CONDITIONS                                     | MIN | TYP | MAX | UNIT |  |
|--------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|--|
| POWER SUPPLY NOISE REJECTION (PSNR) V <sub>DD</sub> = 2.5 V/ 3.3 V |                                                      |                                                     |     |     |     |      |  |
| DENID                                                              | Power Supply Noise Rejection (f <sub>carrier</sub> = | 10 kHz, 100 mVpp ripple injected on V <sub>DD</sub> |     | -70 |     | dBc  |  |
| IPSNR                                                              | 56.25 MHz)                                           | 1 MHz, 100 mVpp ripple injected on V <sub>DD</sub>  |     | -50 |     | UDC  |  |

- (1) Measured between single-ended/differential input crossing point to the differential output crossing point.
- (2) (3) For the dual bank devices, the inputs are phase aligned and have 50% duty cycle.
- Defined as the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.

### **6.6 Typical Characteristics**

The Figure 6-1 captures the variation of the LMK1D2104 current consumption with input frequency and supply voltage. The LMK1D2102 follows a similar trend. Figure 6-2 shows the variation of the differential output voltage (VOD) swept across frequency. This result is applicable to LMK1D2102 as well.

It is important to note that Figure 6-1 and Figure 6-2 serve as a guidance to the users on what to expect for the range of operating frequency supported by LMK1D210x. It is crucial to note that these graphs were plotted for a limited number of frequencies and load conditions which may not represent the customer system.



Figure 6-1. LMK1D2104 Current Consumption vs. Frequency



Figure 6-2. LMK1D2104 VOD vs. Frequency



## 7 Parameter Measurement Information



Figure 7-1. LVDS Output DC Configuration During Device Test



Figure 7-2. LVDS Output AC Configuration During Device Test



Figure 7-3. DC-Coupled LVCMOS Input During Device Test



Figure 7-4. Output Voltage and Rise/Fall Time



- A. Output skew is calculated as the greater of the following: the difference between the fastest and the slowest  $t_{PLHn}$  or the difference between the fastest and the slowest  $t_{PHLn}$  (n = 0, 1, 2, ...7)
- B. Part to part skew is calculated as the greater of the following: the difference between the fastest and the slowest t<sub>PLHn</sub> or the difference between the fastest and the slowest t<sub>PHLn</sub> across multiple devices (n = 0, 1, 2, ..7)

Figure 7-5. Output Skew and Part-to-Part Skew



Figure 7-6. Output Overshoot and Undershoot



Figure 7-7. Output AC Common Mode

# **8 Detailed Description**

#### 8.1 Overview

The LMK1D210x LVDS drivers use CMOS transistors to control the output current. Therefore, proper biasing and termination are required to ensure correct operation of the device and to maximize signal integrity.

The proper LVDS termination for signal integrity over two  $50-\Omega$  lines is  $100~\Omega$  between the outputs on the receiver end. Either DC-coupled termination or AC-coupled termination can be used for LVDS outputs. TI recommends placing a termination resistor close to the receiver. If the receiver is internally biased to a voltage different than the output common-mode voltage of the LMK1D210x, AC-coupling must be used. If the LVDS receiver has internal  $100-\Omega$  termination, external termination must be omitted.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

The LMK1D210x is a low additive jitter LVDS fan-out buffer that can generate up to four copies of a single input which can be either LVPECL, LVDS, or LVCMOS on each of its banks. Since the device has two banks, this translates to a total of eight pairs of outputs (LMK1D2104). The reference clock frequencies can go up to 2 GHz.

Apart from providing a very low additive jitter and low output skew, the LMK1D210x has a control pin (EN), which controls the enabling/disabling of the output banks.

### 8.3.1 Fail-Safe Inputs

The LMK1D210x family of devices is designed to support fail-safe input operation. This feature allows the user to drive the device inputs before VDD is applied without damaging the device. Refer to Section 6.1 for more information on the maximum input supported by the device. The device also incorporates an input hysteresis that prevents random oscillation in absence of an input signal, allowing the input pins to be left open.

#### 8.4 Device Functional Modes

The output banks of the LMK1D210x can be selected through the control pin (see Table 8-1). Unused inputs and outputs can be left floating to reduce overall component cost. Both AC- and DC-coupling schemes can be used with the LMK1D210x to provide greater system flexibility.

| Table 8-1. Output Control Table |                                                                                                                                       |  |  |  |  |  |  |  |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| EN                              | CLOCK OUTPUTS                                                                                                                         |  |  |  |  |  |  |  |
| 0                               | All outputs disabled (static "0")                                                                                                     |  |  |  |  |  |  |  |
| 1                               | OUT0, OUT1 OUT[(N/2)-1]<br>enabled and OUT[N/2]OUT[-1]<br>disabled. Example: LMK1D2102<br>(OUT0, OUT1 enabled, OUT2,<br>OUT3 disabled |  |  |  |  |  |  |  |
| Open                            | All outputs enabled                                                                                                                   |  |  |  |  |  |  |  |

**Table 8-1. Output Control Table** 

### 8.4.1 LVDS Output Termination

TI recommends unused outputs to be terminated differentially with a  $100-\Omega$  resistor for optimum performance, although unterminated outputs are also okay but will result in slight degradation in performance (Output AC common-mode  $V_{OS}$ ) in the outputs being used.

The LMK1D210x can be connected to LVDS receiver inputs with DC- and AC-coupling as shown in Figure 8-1 and Figure 8-2 (respectively).



Figure 8-1. Output DC Termination



Figure 8-2. Output AC Termination (With the Receiver Internally Biased)

### 8.4.2 Input Termination

The LMK1D210x inputs can be interfaced with LVDS, LVPECL, HCSL or LVCMOS drivers.

LVDS drivers can be connected to LMK1D210x inputs with DC- and AC-coupling as shown Figure 8-3 and Figure 8-4 (respectively).



Figure 8-3. LVDS Clock Driver Connected to LMK1D210x Input (DC-Coupled)





Figure 8-4. LVDS Clock Driver Connected to LMK1D210x Input (AC-Coupled)

Figure 8-5 shows how to connect LVPECL inputs to the LMK1D210x. The series resistors are required to reduce the LVPECL signal swing if the signal swing is  $>1.6 \text{ V}_{PP}$ .



Figure 8-5. LVPECL Clock Driver Connected to LMK1D210x Input

Figure 8-6 illustrates how to couple a LVCMOS clock input to the LMK1D210x directly.



Figure 8-6. 1.8-V/2.5-V/3.3-V LVCMOS Clock Driver Connected to LMK1D210x Input

Unused inputs can be left floating thus reducing the need for additional components.

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The LMK1D210x is a low additive jitter universal to LVDS fan-out buffer with dual inputs which fan-out to dual outputs banks. Each input can fan-out to a maximum of four outputs (LMK1D2104). The small package, 1.8 V power supply operation, low output skew, and low additive jitter makes this device suitable for applications that require high performance clock distribution as well as for low power and space constraint applications.

### 9.2 Typical Application



Figure 9-1. Fan-Out Buffer for ADC Device clock and SYSREF distribution

### 9.2.1 Design Requirements

The LMK1D210x shown in Figure 9-1 is configured to fan-out an ADC clock on the first output bank and SYSREF clock on the second output bank for a system utilizing the JESD204B/C ADC. The low output to output skew, very low additive jitter and superior spurious suppression between dual banks makes the LMK1D210x a simple, robust and low-cost solution for distributing various clocks to JESD204B/C AFE systems. The configuration example can drive up to 4 ADC clocks and 4 SYSREF clocks for a JESD204B/C receiver with the following properties:

- The ADC clock receiver module is typically AC coupled with an LVDS driver such as the LMK1D210x due to differences in common-mode between the driver and receiver. Depending on the receiver, there maybe an option for internal 100-Ω differential termination in which case an external termination would not be required for the LMK1D210x.
- The SYSREF clock receiver module is typically DC coupled provided the common-mode voltage of the LMK1D210x outputs match with the receiver. An external termination may not be needed in case of an internal termination in the receiver.
- Unused outputs of the LMK1D device are terminated differentially with a 100-Ω resistor for optimum performance.

#### 9.2.2 Detailed Design Procedure

See Section 8.4.2 for proper input terminations, dependent on single-ended or differential inputs.

See Section 8.4.1 for output termination schemes depending on the receiver application.

TI recommends unused outputs to be terminated differentially with a  $100-\Omega$  resistor for optimum performance, although unterminated outputs are also okay but will result in slight degradation in performance (Output AC common-mode  $V_{OS}$ ) in the outputs being used.

In the application example described in the previous section Figure 9-1, the ADC clock and SYSREF clocks require different output interfacing schemes. Power supply filtering and bypassing is critical for low-noise applications.

In case of common-mode mismatch between the output voltage of the LMK1D210x and the receiver, one can use AC coupling to get around this, however, in certain applications, it might not be possible to AC couple the LMK1D210x outputs to the receiver due to the settling time associated with this AC coupling network (Highpass filter) which can result in non-deterministic behavior during the initial transients. For such applications, it becomes necessary to DC couple the outputs and thus requires a scheme which can overcome the inherent mismatch between the common-mode of the driver and receiver.

The application report *Interfacing LVDS Driver With a Sub-LVDS Receiver* discusses how to interface between a LVDS driver and sub-LVDS receiver. Same concept can be applied to interface the LMK1D210x outputs to a receiver which has lower common-mode.



Figure 9-2. Schematic for DC coupling LMK1D21xx with lower common-mode receiver

The Figure 9-2 illustrates the resistor divider network for stepping down the common mode as explained in the above application report. The resistors R1, R2 and R3 are chosen according to the input common mode requirements of the receiver. As highlighted before, user needs to make sure that the reduced swing is able to meet the requirements of the receiver.

### 9.2.3 Application Curves

The LMK1D2104's low additive noise is shown below. The low noise 156.25-MHz source with 24-fs RMS jitter shown in Figure 9-3 drives the LMK1D2104, resulting in 46.4-fs RMS when integrated from 12 kHz to 20 MHz (Figure 9-4). The resultant additive jitter is a low 39.7-fs RMS for this configuration. Note that this result applies to the LMK1D2102 device as well.



Reference signal is low-noise Rohde and Schwarz SMA100B

Figure 9-3. LMK1D2104 Reference Phase Noise, 156.25 MHz, 24-fs RMS (12 kHz to 20 MHz)



Figure 9-4. LMK1D2104 Output Phase Noise, 156.25 MHz, 46.4-fs RMS (12 kHz to 20 MHz)

The Figure 9-5 captures the low close-in phase noise of the LMK1D2104 device. The LMK1D2102 and LMK1D2104 have excellent flicker noise as a result of superior process technology and design. This enables their use for clock distribution in radar systems, medical imaging systems etc which require ultra-low close-in phase noise clocks.



Figure 9-5. LMK1D2104 Output Phase Noise, 100 MHz, 1 kHz offset: -147 dBc/Hz



# 10 Power Supply Recommendations

High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter or phase noise is critical to applications.

Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the low impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and must have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed close to the power-supply pins and laid out with short loops to minimize inductance. TI recommends adding as many high-frequency (for example, 0.1-µF) bypass capacitors as there are supply pins in the package. TI recommends, but does not require, inserting a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver; these beads prevent the switching noise from leaking into the board supply. Choose an appropriate ferrite bead with low DC-resistance because it is imperative to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply pins that is greater than the minimum voltage required for proper operation.

Figure 10-1 shows this recommended power-supply decoupling method.



Figure 10-1. Power Supply Decoupling

## 11 Layout

# 11.1 Layout Guidelines

For reliability and performance reasons, the die temperature must be limited to a maximum of 135°C.

The device package has an exposed pad that provides the primary heat removal path to the printed-circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The thermal pad must be soldered down to ensure adequate heat conduction to of the package. Figure 11-1 shows a recommended land and via pattern for the 16-pin package (LMK1D2102).

# 11.2 Layout Example



Figure 11-1. Recommended PCB Layout



# 12 Device and Documentation Support

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation see the following:

- Low-Additive Jitter, Four LVDS Outputs Clock Buffer Evaluation Board (SCAU043)
- Power Consumption of LVPECL and LVDS (SLYT127)
- Semiconductor and IC Package Thermal Metrics (SPRA953)
- Using Thermal Calculation Tools for Analog Components (SLUA556)

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 12-Jan-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| LMK1D2102RGTR    | ACTIVE | VQFN         | RGT                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | LD2102                  | Samples |
| LMK1D2102RGTT    | ACTIVE | VQFN         | RGT                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | LD2102                  | Samples |
| LMK1D2104RHDR    | ACTIVE | VQFN         | RHD                | 28   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | LMK1D<br>2104           | Samples |
| LMK1D2104RHDT    | ACTIVE | VQFN         | RHD                | 28   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | LMK1D<br>2104           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 12-Jan-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMK1D2102RGTR | VQFN            | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| LMK1D2102RGTT | VQFN            | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| LMK1D2104RHDR | VQFN            | RHD                | 28 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| LMK1D2104RHDT | VQFN            | RHD                | 28 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| 7 till dillitoriororio di o riorriiridi |              |                 |      |      |             |            |             |
|-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMK1D2102RGTR                           | VQFN         | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| LMK1D2102RGTT                           | VQFN         | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| LMK1D2104RHDR                           | VQFN         | RHD             | 28   | 3000 | 367.0       | 367.0      | 35.0        |
| LMK1D2104RHDT                           | VQFN         | RHD             | 28   | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.









### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



5 x 5 mm, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated