



# 1 to 4 Configurable Clock Buffer for 3D Displays

Check for Samples: CDC1104

#### **FEATURES**

Input Reference Clock 120Hz–240Hz

RUMENTS

- Output Clock (Fin/2) 60Hz–120Hz
- · Output Buffer Drive Strength: 8mA
- 4 Clock Outputs
- 4 Control Pins Select Phases of Clock Outputs
- Supply Voltage: 3.8V–5.5V
- Operating Temperature Range: –40°C to 85°C
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-B)
  - 500-V Charged-Device Model (C101)
- · Package Offerings
  - 12-pin QFN (3mm x 3mm)



#### **DESCRIPTION**

The CDC1104 is a 1 to 4 configurable clock buffer. The device accepts an input reference clock and creates 4 buffered output clocks with an output frequency equal to one half the input clock frequency. Four control inputs, S1, S2, S3, S4 configurable phases of the clock outputs.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> |     | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-----|------------------------|-----------------------|------------------|
| –40°C to 85°C  | RVK | Tape and reel          | CDC1104RVKR           | ZT               |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **PIN FUNCTIONS**

| NO. | NAME    | TYPE <sup>(1)</sup> | DESCRIPTION                                                |
|-----|---------|---------------------|------------------------------------------------------------|
| 1   | S2      | I                   | Output clock select. Refer to Output Clock Selection Table |
| 2   | S1      | I                   | Output clock select. Refer to Output Clock Selection Table |
| 3   | CLKIN   | 1                   | Clock Input                                                |
| 4   | S3      | I                   | Output clock select. Refer to Output Clock Selection Table |
| 5   | GND     | Р                   | Ground                                                     |
| 6   | S4      | 1                   | Not internally connected                                   |
| 7   | CLKOUT3 | 0                   | Buffered CLK Output. Refer to Output Clock Selection Table |
| 8   | CLKOUT4 | 0                   | Buffered CLK Output. Refer to Output Clock Selection Table |
| 9   | OE      | I                   | Chip Enable                                                |
| 10  | CLKOUT2 | 0                   | Buffered CLK Output. Refer to Output Clock Selection Table |
| 11  | VDD     | Р                   | Inverted output. No counter delay                          |
| 12  | CLKOUT1 | 0                   | Buffered CLK Output. Refer to Output Clock Selection Table |

## (1) G = Ground, I = Input, O = Output, P = Power

## **TRUTH TABLE**

|    |       | INP | UTS        |    |    |         | OUT     | PUTS    |         |
|----|-------|-----|------------|----|----|---------|---------|---------|---------|
| OE | CLKIN | S4  | <b>S</b> 3 | S2 | S1 | CLKOUT4 | CLKOUT3 | CLKOUT2 | CLKOUT1 |
| 0  | CLK   | Χ   | Х          | X  | Х  | L       | L       | L       | L       |
| 1  | CLK   | 0   | 0          | 0  | 0  | L       | L       | L       | L       |
| 1  | CLK   | 0   | 0          | 0  | 1  | CLK\    | CLK\    | CLK\    | CLK     |
| 1  | CLK   | 0   | 0          | 1  | 0  | CLK\    | CLK\    | CLK     | CLK\    |
| 1  | CLK   | 0   | 0          | 1  | 1  | CLK\    | CLK\    | CLK     | CLK     |
| 1  | CLK   | 0   | 1          | 0  | 0  | CLK\    | CLK     | CLK\    | CLK\    |
| 1  | CLK   | 0   | 1          | 0  | 1  | CLK\    | CLK     | CLK\    | CLK     |
| 1  | CLK   | 0   | 1          | 1  | 0  | CLK\    | CLK     | CLK     | CLK\    |
| 1  | CLK   | 0   | 1          | 1  | 1  | CLK\    | CLK     | CLK     | CLK     |
| 1  | CLK   | 1   | 0          | 0  | 0  | CLK     | CLK\    | CLK\    | CLK\    |
| 1  | CLK   | 1   | 0          | 0  | 1  | CLK     | CLK\    | CLK\    | CLK     |
| 1  | CLK   | 1   | 0          | 1  | 0  | CLK     | CLK\    | CLK     | CLK\    |
| 1  | CLK   | 1   | 0          | 1  | 1  | CLK     | CLK\    | CLK     | CLK     |
| 1  | CLK   | 1   | 1          | 0  | 0  | CLK     | CLK     | CLK\    | CLK\    |
| 1  | CLK   | 1   | 1          | 0  | 1  | CLK     | CLK     | CLK\    | CLK     |
| 1  | CLK   | 1   | 1          | 1  | 0  | CLK     | CLK     | CLK     | CLK\    |
| 1  | CLK   | 1   | 1          | 1  | 1  | CLK     | CLK     | CLK     | CLK     |

Submit Documentation Feedback

Copyright © 2011, Texas Instruments Incorporated

www.ti.com

## **Timing Diagram For Glitch Free Operation**

Transition of outputs from any state to any other state



NOTE: Transition to new state will happen after a latency of one output clock cycle after completing the present output clock cycle. Transition to new state will happen after a latency of up to 3 input clock cycles excluding the input cycle where the transition has occurred.

#### **Power Up**



NOTE: Transition to new state will happen after a latency of 2 input clock cycles excluding the input cycle where the transition has occurred.

## **OE** Operation



NOTE: Transition to new state will happen after a latency of 2 input clock cycles excluding the input cycle where the transition has occurred.





## ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                     | <u> </u>                    | • | MIN    | MAX   | UNIT |
|------------------|-------------------------------------|-----------------------------|---|--------|-------|------|
|                  |                                     |                             |   | IVIIIN | IVIAA | UNIT |
| $V_{CC}$         | Supply voltage range                |                             |   | -0.3   | 6     | V    |
| $V_{I}$          | Input voltage range <sup>(2)</sup>  |                             |   | -0.3   | 6     | V    |
| $V_{O}$          | Output voltage range in the high of | or low state <sup>(2)</sup> |   | -0.3   | 6     | V    |
| $I_{IK}$         | Input clamp current                 | V <sub>I</sub> < 0          |   |        | ±20   | mA   |
| $I_{OK}$         | Output clamp current                | V <sub>O</sub> < 0          |   |        | ±20   | mA   |
| I <sub>OL</sub>  | Continuous output Low current       | $V_O = 0$ to $V_{CC}$       |   |        | ±20   | mA   |
| I <sub>OH</sub>  | Continuous output High current      | $V_O = 0$ to $V_{CC}$       |   |        | ±20   | mA   |
| T <sub>stg</sub> | Storage temperature range           |                             |   | -65    | 150   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|               |                                          |             | VALUE | UNIT |
|---------------|------------------------------------------|-------------|-------|------|
| $\theta_{JA}$ | Package thermal impedance <sup>(1)</sup> | RVK Package | 72.2  | °C/W |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | MAX | UNIT     |
|-----------------|--------------------------------|-----|-----|----------|
| $V_{CC}$        | Supply voltage range           | 3.8 | 5.5 | <b>V</b> |
| $V_{IH}$        | High-Level Input Voltage       | 1.6 | 5.5 | V        |
| $V_{IL}$        | Low-Level Input Voltage        | 0   | 0.8 | V        |
| I <sub>IH</sub> | High-level input current       |     | 1   | μΑ       |
| $I_{\rm IL}$    | Low-level input current        |     | 1   | μΑ       |
| $V_{I}$         |                                | 0   | 5.5 | V        |
| $V_{O}$         |                                | 0   | VCC | <b>V</b> |
| $I_{OH}$        | High-level output current      |     | -8  | mA       |
| $I_{OL}$        | Low-level output current       |     | 8   | mA       |
| $T_A$           | Operating free-air temperature | -40 | 85  | °C       |

Submit Documentation Feedback

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.



www.ti.com

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                          | V                     | T <sub>A</sub> = -40 | UNIT |      |      |
|---------------------------------------|----------------------------------------------------------|-----------------------|----------------------|------|------|------|
| PARAMETER                             | TEST CONDITIONS                                          | V <sub>CC</sub>       | MIN                  | TYP  | MAX  | OMIT |
| V                                     | I - 9 mΛ                                                 | 3.8 V                 | Vcc-0.6              |      |      | V    |
| V <sub>OH</sub>                       | $I_{OH} = -8 \text{ mA}$                                 | 5 V                   | Vcc-0.6<br>Vcc-0.4   |      | V    |      |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1 - 9 m A                                                | 3.8 V<br>5 V<br>5.5 V |                      | 0.40 | V    |      |
| V <sub>OL</sub>                       | $I_{OL} = 8 \text{ mA}$                                  | 5 V                   |                      |      | 0.40 | V    |
| I <sub>i</sub> (CLKIN, OE, Sx)        | $V_I = GND \text{ to } 4 \text{ V}$                      | 5.5 V                 |                      |      | 1    | μΑ   |
| I <sub>CC</sub> (Disabled)            | $V_{IO} = 0 \text{ V or } 5.5 \text{V, OE} = \text{Low}$ | 3.8 V to 5.5 V        |                      | 0.5  | 2    | μΑ   |
|                                       | OE = 5.5 V; Sx = 0 V, 5.5 V; CLKIN = 0 V, 5.5 V          | 5.5 V                 |                      | 20   | 50   | μΑ   |
| I <sub>DD_</sub> (Dynamic)            | OE = 3.0 V; Sx = 0 V, 3.0 V; CLKIN = 0 V, 3.0 V          | 5.5 V                 |                      | 20   | 50   | μΑ   |
|                                       | OE = 1.6 V; Sx = 0 V, 1.6 V; CLKIN = 0 V, 1.6 V          | 5.5 V                 |                      | 20   | 50   | μΑ   |
| C <sub>I</sub> (CLKIN, OE, Sx)        | $V_I = V_{CC}$ or GND                                    |                       |                      | 7    |      | pF   |

## **SWITCHING CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                                       | FROM (INPUT)                  | $T_A = -$             | $T_A = -40^{\circ}C$ to $85^{\circ}C$ |                       |      |  |  |  |
|---------------------------------------|-------------------------------|-----------------------|---------------------------------------|-----------------------|------|--|--|--|
| PARAMETER                             | TO(OUTPUT)<br>V <sub>CC</sub> | MIN                   | TYP                                   | MAX                   | UNIT |  |  |  |
| F <sub>CLKIN</sub>                    | Input clock frequency         | 120                   |                                       | 240                   | Hz   |  |  |  |
| F <sub>CLKOUT</sub>                   | Output clock frequency        | F <sub>CLKIN</sub> /2 |                                       | F <sub>CLKIN</sub> /2 | Hz   |  |  |  |
| t <sub>RISE</sub> / t <sub>FALL</sub> | Output rise/fall time         |                       |                                       | 10                    | μs   |  |  |  |
| t <sub>RISE</sub> / t <sub>FALL</sub> | Input rise/fall time          |                       |                                       | 50                    | μs   |  |  |  |
| Input Duty Cycle                      | Input duty cycle              | 49%                   | 50%                                   | 51%                   |      |  |  |  |
| Output Duty Cycle                     | Output duty cycle             | 49%                   | 50%                                   | 5%1                   |      |  |  |  |
| t <sub>SU</sub>                       | Setup time on Sx              | 60                    |                                       |                       | μs   |  |  |  |
| t <sub>H</sub>                        | Hold time on Sx               | 60                    |                                       |                       | μs   |  |  |  |
| t <sub>SKEW</sub>                     | CLKOUTx skew                  |                       |                                       | 10                    | μs   |  |  |  |



#### PARAMETER MEASUREMENT INFORMATION

## **Propagation Delays**



|                | VCC = 3.3 V<br>± 0.3 V |
|----------------|------------------------|
| C <sub>L</sub> | 15 pF                  |
| V <sub>M</sub> | V <sub>CC</sub> /2     |
| V <sub>I</sub> | V <sub>CC</sub>        |



# VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NON INVERTING OUTPUTS

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ , for propagation delays  $t_r/t_f = 3$  ns, for setup and hold times and pulse width  $t_r/t_f = 1.2$  ns.
- D. The outputs are measured on at a time, with on transition per measurement.
- E. t<sub>PLH</sub> and t<sub>PHL</sub> are the same a t<sub>pd</sub>.
- F. All parameters and waveforms are no applicable to all devices.

Submit Documentation Feedback



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| CDC1104RVKR      | ACTIVE     | WQFN         | RVK                | 12   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | ZTH                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Feb-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDC1104RVKR | WQFN            | RVK                | 12 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 25-Feb-2023



#### \*All dimensions are nominal

|   | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ١ | CDC1104RVKR | WQFN         | RVK             | 12   | 3000 | 367.0       | 367.0      | 35.0        |

# RVK (S-PWQFN-N12)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



## RVK (S-PWQFN-N12)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4211891/A 06/11

NOTE: All linear dimensions are in millimeters



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated