SLLS934E -NOVEMBER 2008-REVISED JUNE 2012



# 3.3-V RS-485 TRANSCEIVER

Check for Samples: SN65HVD11-HT

#### **FEATURES**

- Operates With a 3.3-V Supply
- Bus-Pin ESD Protection Exceeds 16-kV Human-Body Model (HBM)
- 1/8 Unit-Load Option Available (up to 256 Nodes on Bus)
- Optional Driver Output Transition Times for Signaling Rates <sup>(1)</sup> of 1 Mbps, 10 Mbps, and 32 Mbps
- Based on ANSI TIA/EIA-485-A
- Bus-Pin Short Circuit Protection From –7 V to 12 V
- Open-Circuit, Idle-Bus, and Shorted-Bus Fail-Safe Receiver
- Glitch-Free Power-Up and Power-Down Protection for Hot-Plugging Applications
- SN75176 Footprint

#### **APPLICATIONS**

- Down-Hole Drilling
- High Temperature Environments
- Digital Motor Controls
- Utility Meters
- Chassis-to-Chassis Interconnects
- Electronic Security Stations
- Industrial Process Control
- Building Automation
- Point-of-Sale (POS) Terminals and Networks
- (1) The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bits per second (bps).

# SUPPORTS EXTREME TEMPERATURE APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Extreme (–55°C/210°C)
   Temperature Range<sup>(2)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- Texas Instruments' high temperature products utilize highly optimized silicon (die) solutions with design and process enhancements to maximize performance over extended temperatures.





HKQ as formed or HKJ mounted dead bug

(2) Custom temperature ranges available

#### **DESCRIPTION/ORDERING INFORMATION**

The SN65HVD11 combines a 3-state differential line driver and differential input line receiver that operates with a single 3.3-V power supply. It is designed for balanced transmission lines and meets or exceeds ANSI TIA/EIA-485-A and ISO 8482:1993, with the exception that the thermal shutdown is removed. This differential bus transceiver is a monolithic integrated circuit designed for bidirectional data communication on multipoint bustransmission lines. The driver and receiver have active-high and active-low enables, respectively, that can be externally connected together to function as direction control.

The driver differential outputs and receiver differential inputs connect internally to form a differential input/ output (I/O) bus port that is designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ .



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **BARE DIE INFORMATION**

| ı | DIE THICKNESS | BACKSIDE FINISH        | BACKSIDE<br>POTENTIAL | BOND PAD METALLIZATION COMPOSITION |
|---|---------------|------------------------|-----------------------|------------------------------------|
|   | 15 mils.      | Silicon with backgrind | GND                   | Cu-Ni-Pd                           |

Table 1. Bond Pad Coordinates in Microns - Rev A

| DESCRIPTION <sup>(1)</sup> | PAD NUMBER | а       | b       | С       | d       |
|----------------------------|------------|---------|---------|---------|---------|
| R                          | 1          | 69.30   | 372.15  | 185.30  | 489.15  |
| ~RE                        | 2          | 388.75  | 71.50   | 503.75  | 186.50  |
| DNC                        | 3          | 722.40  | 55.40   | 839.40  | 172.40  |
| DNC                        | 4          | 891.40  | 55.40   | 1008.40 | 172.40  |
| DE                         | 5          | 1174.80 | 71.50   | 1289.80 | 186.50  |
| DNC                        | 6          | 1754.35 | 65.40   | 1869.35 | 180.40  |
| DNC                        | 7          | 1907.35 | 65.40   | 2022.35 | 180.40  |
| D                          | 8          | 2280.55 | 69.50   | 2395.55 | 184.50  |
| DNC                        | 9          | 2733.50 | 371.50  | 2848.50 | 486.50  |
| GND                        | 10         | 2691    | 1693.10 | 2808    | 1810.10 |
| GND                        | 11         | 2535    | 1693.10 | 2652    | 1810.10 |
| DNC                        | 12         | 2253.45 | 1685.65 | 2368.45 | 1800.65 |
| A                          | 13         | 1961.55 | 1693.10 | 2078.55 | 1810.10 |
| В                          | 14         | 799.55  | 1693.10 | 916.55  | 1810.10 |
| DNC                        | 15         | 498.35  | 1681.20 | 613.35  | 1796.20 |
| VCC                        | 16         | 244.80  | 1668.50 | 359.80  | 1783.50 |
| VCC                        | 17         | 91.80   | 1668.50 | 206.80  | 1783.50 |

<sup>(1)</sup> DNC = Do Not Connect









This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| SIGNALING RATE | UNIT LOADS | T <sub>A</sub> | PART NUMBER    | PACKAGE TYPE | TOP-SIDE MARKING |
|----------------|------------|----------------|----------------|--------------|------------------|
| 10 Mbps        | 1/8        | –55°C to 210°C | SN65HVD11SJD   | CDIP         | SN65HVD11SJD     |
| 10 Mbps        | 1/8        | –55°C to 210°C | SN65HVD11SKGDA | Bare Die     |                  |
| 10 Mbps        | 1/8        | –55°C to 210°C | SN65HVD11SHKJ  | CFP          | SN65HVD11SHKJ    |
| 10 Mbps        | 1/8        | -55°C to 210°C | SN65HVD11SHKQ  | CFP          | HVD11SHKQ        |
| 10 Mbps        | 1/8        | –55°C to 175°C | SN65HVD11HD    | SOIC         | HD11             |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

#### **FUNCTIONAL BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS(1) (2)

over operating free-air temperature range (unless otherwise noted)

|          |                                    |                                           |               | VALUE                         | UNIT |
|----------|------------------------------------|-------------------------------------------|---------------|-------------------------------|------|
| $V_{CC}$ | Supply voltage range               |                                           |               | -0.3 to 6                     | V    |
|          | Voltage range at A or B            |                                           |               | -9 to 14                      | V    |
|          | Input voltage range at D,          | -0.5 to V <sub>CC</sub> + 0.5             | V             |                               |      |
|          | Voltage input range, trans         | ient pulse, A and B, through 1            | -50 to 50     | V                             |      |
| lo       | Receiver output current ra         | ange                                      | -11 to 11     | mA                            |      |
|          |                                    | Human-Body Model                          | A, B, and GND | 16                            |      |
|          | Electrostatic discharge            | (HBM) <sup>(3)</sup>                      | All pins      | 4                             | kV   |
|          | Electrostatio discharge            | Charged-Device Model (CDM) <sup>(4)</sup> |               |                               | KV   |
|          | Continuous total power dissipation | ssipation                                 | ·             | See Dissipation Ratings Table |      |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
- (3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.
- (4) Tested in accordance with JEDEC Standard 22, Test Method C101.

#### THERMAL CHARACTERISTICS FOR D PACKAGE

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                               | MIN | TYP | MAX  | UNIT |
|----------------------|---------------------------------------------------------|-----|-----|------|------|
| $\theta_{\text{JC}}$ | Junction-to-case thermal resistance (to bottom of case) |     |     | 39.4 | °C/W |

Submit Documentation Feedback

Copyright © 2008–2012, Texas Instruments Incorporated

www.ti.com

#### THERMAL CHARACTERISTICS FOR JD PACKAGE

over operating free-air temperature range unless otherwise noted (1)

|                | PARAMETER                            | TEST CONDITIONS                                                                                                                               |                    | MIN | TYP  | MAX | UNIT |
|----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|------|-----|------|
| ۵              | Junction-to-ambient thermal          | High-K board (3), No airflow                                                                                                                  | JD pkg             |     | 64.9 |     | °C/W |
| $\theta_{JA}$  | resistance <sup>(2)</sup>            | No airflow                                                                                                                                    | JD pkg             |     | 83.4 |     | C/VV |
| $\theta_{JB}$  | Junction-to-board thermal resistance | High-K board without underfill                                                                                                                | JD pkg             |     | 27.9 |     | °C/W |
| $\theta_{JC}$  | Junction-to-case thermal resistance  |                                                                                                                                               | JD pkg             |     | 6.49 |     | °C/W |
| P <sub>D</sub> | Device power dissipation             | $R_L$ = 60 $\Omega$ , $C_L$ = 50 pF,<br>DE = $V_{CC}$ , $RE$ = 0 V,<br>Input to D a 50% duty cycle square<br>wave at indicated signaling rate | HVD11<br>(10 Mbps) |     | 165  |     | mW   |

#### THERMAL CHARACTERISTICS FOR HKJ OR HKQ PACKAGE

over operating free-air temperature range (unless otherwise noted)

|                 | PARAM                               | ETER                                    | MIN | TYP N | AX  | UNIT   |
|-----------------|-------------------------------------|-----------------------------------------|-----|-------|-----|--------|
| 0               | lunction to cope thermal resistance | to ceramic side of case                 |     |       | 5.7 | °C/W   |
| θ <sub>JC</sub> | Junction-to-case thermal resistance | to top of case lid (metal side of case) |     | 1     | 3.7 | · C/VV |

#### RECOMMENDED OPERATING CONDITIONS

|                                   |                                     |                       | T <sub>A</sub> = - | 55°C to | 125°C           | 1                 | Γ <sub>A</sub> = 175° | С               | Т                 | <sub>A</sub> = 210° | С        | UNIT |
|-----------------------------------|-------------------------------------|-----------------------|--------------------|---------|-----------------|-------------------|-----------------------|-----------------|-------------------|---------------------|----------|------|
|                                   |                                     |                       | MIN                | NOM     | MAX             | MIN               | NOM                   | MAX             | MIN               | NOM                 | MAX      | UNII |
| V <sub>CC</sub>                   | Supply voltage                      |                       | 3                  |         | 3.6             | 3                 |                       | 3.6             | 3                 |                     | 3.6      | V    |
| V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus terminal (separa | ately or common mode) | -7 <sup>(1)</sup>  |         | 12              | -7 <sup>(1)</sup> |                       | 12              | -7 <sup>(1)</sup> |                     | 12       | V    |
| V <sub>IH</sub>                   | High-level input voltage            | D, DE, RE             | 2                  |         | V <sub>CC</sub> | 2                 |                       | V <sub>CC</sub> | 2                 |                     | $V_{CC}$ | V    |
| $V_{IL}$                          | Low-level input voltage             | D, DE, RE             | 0                  |         | 8.0             | 0                 |                       | 8.0             | 0                 |                     | 8.0      | V    |
| V <sub>ID</sub>                   | Differential input voltage          | Figure 8              | -12                |         | 12              | -12               |                       | 12              | -12               |                     | 12       | V    |
|                                   | High lavel autout avenue            | Driver                | -60                |         |                 | -60               |                       |                 | -60               |                     |          | A    |
| I <sub>OH</sub>                   | High-level output current           | Receiver              | -8                 |         |                 | -8                |                       |                 | -8                |                     |          | mA   |
|                                   | Law law at a street assessed        | Driver                |                    |         | 60              |                   |                       | 60              |                   |                     | 60       | A    |
| I <sub>OL</sub>                   | Low-level output current            | Receiver              |                    |         | 8               |                   |                       | 8               |                   |                     | 8        | mA   |
| $R_L$                             | Differential load resistance        |                       | 54                 | 60      |                 | 54                | 60                    |                 | 54                | 60                  |          | Ω    |
| C <sub>L</sub>                    | Differential load capacitance       |                       |                    | 50      |                 |                   | 50                    |                 |                   | 50                  |          | pF   |
|                                   | Signaling rate                      |                       |                    |         | 10              |                   |                       | 10              |                   |                     | 10       | Mbps |
| $T_J^{(2)}$                       | Operating junction temperature      |                       |                    | 129     |                 |                   | 179                   |                 |                   | 214                 |          | °C   |

<sup>(1)</sup> The algebraic convention, in which the least-positive (most-negative) limit is designated as minimum, is used in this data sheet.

See *Application Information* section for an explanation of these parameters. The intent of  $\theta_{JA}$  specification is solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment.

JED51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages

See Thermal Characteristics table for information regarding this specification.



#### DRIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

| DA                  | DAMETER                                        |             | TEST OF                                                     | NOTIONS                                                        | T <sub>A</sub> = - | -55°C to | 125°C           | T,    | ( = 175°C | (1)             | T,    | = 210°C | (2)             | UNIT |
|---------------------|------------------------------------------------|-------------|-------------------------------------------------------------|----------------------------------------------------------------|--------------------|----------|-----------------|-------|-----------|-----------------|-------|---------|-----------------|------|
| PA                  | RAMETER                                        | τ.          | IESI CO                                                     | ONDITIONS                                                      | MIN                | TYP      | MAX             | MIN   | TYP       | MAX             | MIN   | TYP     | MAX             | UNII |
| V <sub>IK</sub>     | Input clar<br>voltage                          | np          | I <sub>I</sub> = -18 mA                                     |                                                                | -1.5               |          |                 | -1.5  |           |                 | -1.5  |         |                 | V    |
|                     |                                                |             | I <sub>O</sub> = 0                                          |                                                                | 2                  |          | V <sub>CC</sub> | 2     |           | V <sub>CC</sub> | 2     |         | V <sub>CC</sub> |      |
| V <sub>OD</sub>     | Differentia                                    |             | $R_L = 54 \Omega$ , Se                                      | e Figure 2                                                     | 1.0                |          |                 | 1     |           |                 | 1     |         |                 | V    |
| 1 · ODI             | output vo                                      | ltage       | $V_{\text{test}} = -7 \text{ V to}$<br>See Figure 3         | 12 V,                                                          | 1.0                |          |                 | 1     |           |                 | 1     |         |                 | ·    |
| Δ V <sub>OD</sub>   | Change in magnitud differentia output vo       | e of<br>al  | V <sub>test</sub> = -7 V to<br>See Figure 2 a               | V <sub>test</sub> = -7 V to 12 V,<br>See Figure 2 and Figure 3 |                    |          | 0.2             | -0.25 |           | 0.25            | -0.25 |         | 0.25            | ٧    |
| V <sub>OC(PP)</sub> | Peak-to-p<br>common-<br>output vo              | mode        | See Figure 4                                                |                                                                |                    | 400      |                 |       | 400       |                 |       | 400     |                 | mV   |
| V <sub>OC(SS)</sub> | Steady-st<br>common-<br>output vo              | mode        | See Figure 4                                                |                                                                | 1.4                |          | 2.5             | 1.4   |           | 2.5             | 1.4   |         | 2.5             | V    |
| $\Delta V_{OC(SS)}$ | Change in<br>steady-st<br>common-<br>output vo | ate<br>mode | See Figure 4                                                |                                                                | -0.06              |          | 0.06            | -0.06 |           | 0.06            | -0.06 |         | 0.06            | ٧    |
| l <sub>OZ</sub>     | High-impo<br>output cu                         |             | See receiver i                                              | nput currents                                                  |                    |          |                 |       |           |                 |       |         |                 |      |
|                     | Input                                          | D           |                                                             |                                                                | -100               |          | 0               | -100  |           | 3               | -100  |         | 3               |      |
| I <sub>I</sub>      | current                                        | DE          |                                                             |                                                                | 0                  |          | 100             | 0     |           | 100             | 0     |         | 100             | μA   |
| Ios                 | Short-circ<br>output cu                        |             | -7 V ≤ V <sub>O</sub> ≤ 12                                  | 2 V                                                            | -250               |          | 250             | -250  |           | 250             | -250  |         | 250             | mA   |
| C <sub>(OD)</sub>   | Differentia<br>output<br>capacitar             |             | V <sub>OD</sub> = 0.4 sin<br>DE = 0 V                       | (4E6πt) + 0.5 V,                                               |                    | 18       |                 |       | 18        |                 |       | 18      |                 | pF   |
|                     |                                                |             | $\overline{RE} = V_{CC},$ D and DE = $V_{CC},$ No load      | Receiver<br>disabled and<br>driver enabled                     |                    | 11       | 15.5            |       | 11.5      | 17.5            |       | 14      | 18              | mA   |
| I <sub>CC</sub>     | Supply cu                                      | urrent      | $\overline{RE} = V_{CC},$ $D = V_{CC},$ $DE = 0 V,$ No load | Receiver<br>disabled and<br>driver disabled<br>(standby)       |                    | 2.5      | 20              |       | 20        | 150             |       | 175     | 450             | μΑ   |
|                     |                                                |             | RE = 0 V,<br>D and<br>DE = V <sub>CC</sub> ,<br>No load     | Receiver<br>enabled and<br>driver enabled                      |                    | 11       | 15.5            |       | 11        | 17.5            |       | 11      | 18              | mA   |

Submit Documentation Feedback

Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 175°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.
 Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 210°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

www.ti.com

#### **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                         | DADAMETED                                                          | TEST CONDITIONS                                                 | T <sub>A</sub> = | –55°C to | 125°C | $T_A = 175^{\circ}C^{(1)}$ |     |     | $T_A = 210^{\circ}C^{(2)}$ |     |     | UNIT |
|-------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------|------------------|----------|-------|----------------------------|-----|-----|----------------------------|-----|-----|------|
|                         | PARAMETER                                                          | TEST CONDITIONS                                                 | MIN              | TYP      | MAX   | MIN                        | TYP | MAX | MIN                        | TYP | MAX | UNII |
| t <sub>PLH</sub>        | Propagation delay time, low-to-high-level output                   |                                                                 | 18               | 25       | 40    | 18                         | 25  | 40  | 18                         | 25  | 40  | ns   |
| t <sub>PHL</sub>        | Propagation delay time, high-to-low-level output                   |                                                                 | 18               | 25       | 40    | 18                         | 25  | 40  | 18                         | 25  | 40  | ns   |
| t <sub>r</sub>          | Differential output signal rise time                               | $R_L = 54 \Omega,$<br>$C_L = 50 pF,$                            | 10               | 21       | 30    | 10                         | 22  | 30  | 10                         | 22  | 30  | ns   |
| t <sub>f</sub>          | Differential output signal fall time                               | See Figure 5                                                    | 10               | 21       | 30    | 10                         | 22  | 30  | 10                         | 22  | 30  | ns   |
| t <sub>sk(p)</sub>      | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )                |                                                                 |                  |          | 2.5   |                            |     | 2.5 |                            |     | 2.5 | ns   |
| t <sub>sk(pp)</sub> (3) | Part-to-part skew ( $t_{\rm PHL}$ or $t_{\rm PLH}$ )               |                                                                 |                  |          | 11    |                            |     | 11  |                            |     | 11  | ns   |
| t <sub>PZH</sub>        | Propagation delay time,<br>high-impedance to high-<br>level output | $R_L = 110 \Omega$ ,<br>RE = 0 V,<br>See Figure 6               |                  |          | 55    |                            |     | 55  |                            |     | 55  | ns   |
| t <sub>PHZ</sub>        | Propagation delay time,<br>high-level to high-<br>impedance output |                                                                 |                  |          | 55    |                            |     | 55  |                            |     | 55  | ns   |
| t <sub>PZL</sub>        | Propagation delay time,<br>high-impedance to low-<br>level output  | $R_L = 110 \Omega,$ $RE = 0 V,$ See Figure 7                    |                  |          | 55    |                            |     | 55  |                            |     | 55  | ns   |
| t <sub>PLZ</sub>        | Propagation delay time,<br>low-level to high-<br>impedance output  |                                                                 |                  |          | 75    |                            |     | 75  |                            |     | 75  | ns   |
| t <sub>PZH</sub>        | Propagation delay time,<br>standby to high-level<br>output         | $\frac{R_L}{RE} = 110 \Omega$ ,<br>RE = 3 V,<br>See Figure 6    |                  |          | 6     |                            |     | 6   |                            |     | 6   | μs   |
| t <sub>PZL</sub>        | Propagation delay time, standby to low-level output                | $R_L = 110 \Omega$ ,<br>$\overline{RE} = 3 V$ ,<br>See Figure 7 |                  |          | 6     |                            |     | 6   |                            |     | 6   | μs   |

<sup>(1)</sup> Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 175°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

<sup>(2)</sup> Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 210°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



#### RECEIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

| _                | ADAMETED                                                       | TEST CO                                                           | ONDITIONS                         |                 | T <sub>A</sub> = | –55°C to | 125°C | Т    | <sub>A</sub> = 175°C | (1)   | Т    | <sub>A</sub> = 210°0 | C <sup>(2)</sup> | UNIT |
|------------------|----------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------|-----------------|------------------|----------|-------|------|----------------------|-------|------|----------------------|------------------|------|
|                  | ARAMETER                                                       | 1231 00                                                           | אטוווטאנ                          | •               | MIN              | TYP      | MAX   | MIN  | TYP                  | MAX   | MIN  | TYP                  | MAX              | UNII |
| V <sub>IT+</sub> | Positive-going input threshold voltage                         | $I_O = -8 \text{ mA}$                                             |                                   |                 |                  |          | -0.01 |      |                      | -0.01 |      |                      | -0.01            | V    |
| V <sub>IT-</sub> | Negative-going input threshold voltage                         | I <sub>O</sub> = 8 mA                                             |                                   |                 | -0.2             |          |       | -0.2 |                      |       | -0.2 |                      |                  | V    |
| V <sub>hys</sub> | Hysteresis<br>voltage<br>(V <sub>IT+</sub> –V <sub>IT-</sub> ) |                                                                   |                                   |                 |                  | 35       |       |      | 41                   |       |      | 41                   |                  | mV   |
| V <sub>IK</sub>  | Enable-input clamp voltage                                     | I <sub>I</sub> = -18 mA                                           |                                   |                 | -1.5             |          |       | -1.5 |                      |       | -1.5 |                      |                  | V    |
| V <sub>OH</sub>  | High-level output voltage                                      | $V_{ID}$ = 200 mV, $I_{OH}$<br>See Figure 8                       | $_{I} = -8 \text{ mA},$           |                 | 2.4              |          |       | 2.4  |                      |       | 2.4  |                      |                  | V    |
| V <sub>OL</sub>  | Low-level output voltage                                       | $V_{ID} = -200 \text{ mV}, I_{C}$<br>See Figure 8                 | <sub>DL</sub> = 8 mA,             |                 |                  |          | 0.4   |      |                      | 0.4   |      |                      | 0.4              | V    |
| I <sub>OZ</sub>  | High-<br>impedance<br>state output<br>current                  | $V_{O} = 0$ or $V_{CC}$ , RE                                      | = V <sub>CC</sub>                 |                 | -1               |          | 1     | -1   |                      | 1     | -1   |                      | 1                | μА   |
|                  |                                                                | $V_A$ or $V_B = 12 \text{ V}$                                     |                                   |                 |                  | 0.075    | 0.11  |      | 0.1                  | 0.15  |      | 0.1                  | 0.15             |      |
|                  | Bus input                                                      | $V_A$ or $V_B = 12 \text{ V}, \text{ V}$                          | $V_{CC} = 0 \text{ V}$            | Other           |                  | 0.085    | 0.13  |      | 0.12                 | 0.16  |      | 0.12                 | 0.16             | ^    |
| I <sub>1</sub>   | current                                                        | $V_A$ or $V_B = -7 \text{ V}$                                     |                                   | input<br>at 0 V | -0.1             | -0.05    |       | -0.3 | -0.15                |       | -0.3 | -0.15                |                  | mA   |
|                  |                                                                | $V_A$ or $V_B = -7 V$ , $V_A$                                     | V <sub>CC</sub> = 0 V             |                 | -0.1             | -0.05    |       | -0.3 | -0.15                |       | -0.3 | -0.15                |                  |      |
| I <sub>IH</sub>  | High-level input current, RE                                   | V <sub>IH</sub> = 2 V                                             |                                   |                 | -30              |          | 0     | -30  |                      | 3     | -30  |                      | 3                | μA   |
| I <sub>IL</sub>  | Low-level input current, RE                                    | V <sub>IL</sub> = 0.8 V                                           |                                   |                 | -30              |          | 0     | -30  |                      | 0     | -30  |                      | 0                | μA   |
| C <sub>ID</sub>  | Differential input capacitance                                 | V <sub>ID</sub> = 0.4 sin (4E6<br>DE at 0 V                       | iπt) + 0.5 V                      | ,               |                  | 15       |       |      | 18                   |       |      | 18                   |                  | pF   |
|                  |                                                                | RE = 0 V,<br>D and DE = 0 V,<br>No load                           | Receiver<br>and drive<br>disabled |                 |                  | 5        | 8     |      | 7.5                  | 8.5   |      | 7.5                  | 10               | mA   |
| I <sub>CC</sub>  | Supply current                                                 | $\overline{RE} = V_{CC},$ $D = V_{CC},$ $DE = 0 V,$ No load       | Receiver<br>and drive<br>disabled | r               |                  | 2.5      | 20    |      | 12.5                 | 200   |      | 175                  | 450              | μА   |
|                  |                                                                | $\overline{RE}$ = 0 V,<br>D and DE = V <sub>CC</sub> ,<br>No load | Receiver and drive                |                 |                  | 11       | 15.5  |      | 11.5                 | 17.5  |      | 14                   | 18               | mA   |

Minimum and maximum parameters are characterized for operation at  $T_A$  = 175°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance. Minimum and maximum parameters are characterized for operation at  $T_A$  = 210°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

www.ti.com

#### RECEIVER SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                                 | PARAMETER                                                  | TEST CONDITIONS                                                     | T <sub>A</sub> = - | –55°C to | 125°C | $T_A = 175^{\circ}C^{(1)}$ |     |     | T   | UNIT |     |      |
|---------------------------------|------------------------------------------------------------|---------------------------------------------------------------------|--------------------|----------|-------|----------------------------|-----|-----|-----|------|-----|------|
|                                 | PARAMETER                                                  | TEST CONDITIONS                                                     | MIN                | TYP      | MAX   | MIN                        | TYP | MAX | MIN | TYP  | MAX | UNII |
| t <sub>PLH</sub>                | Propagation delay time, low-to-high-level output           |                                                                     | 30                 | 55       | 70    | 30                         | 55  | 70  | 30  | 55   | 70  | ns   |
| t <sub>PHL</sub>                | Propagation delay time, high-to-low-level output           | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ $C_L = 15 \text{ pF},$ | 30                 | 55       | 70    | 30                         | 55  | 70  | 30  | 55   | 70  | ns   |
| t <sub>sk(p)</sub>              | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )        | See Figure 9                                                        |                    |          | 4     |                            |     | 4   |     |      | 4   | ns   |
| t <sub>sk(pp)</sub> (3)         | Part-to-part skew                                          |                                                                     |                    |          | 15    |                            |     | 15  |     |      | 15  | ns   |
| t <sub>r</sub>                  | Output signal rise time                                    | $C_1 = 15 \text{ pF},$                                              | 1                  | 3        | 5     | 1                          | 4   | 5   | 1   | 4    | 5   | ns   |
| t <sub>f</sub>                  | Output signal fall time                                    | See Figure 9                                                        | 1                  | 3        | 5     | 1                          | 4   | 5   | 1   | 4    | 5   | ns   |
| t <sub>PZH</sub> (2)            | Output enable time to high level                           |                                                                     |                    |          | 15    |                            |     | 15  |     |      | 15  | ns   |
| t <sub>PZL</sub> <sup>(2)</sup> | Output enable time to low level                            | $C_L = 15 \text{ pF}, DE = 3 \text{ V},$                            |                    |          | 15    |                            |     | 15  |     |      | 15  | ns   |
| t <sub>PHZ</sub>                | Output disable time from high level                        | See Figure 10                                                       |                    |          | 20    |                            |     | 20  |     |      | 20  | ns   |
| t <sub>PLZ</sub>                | Output disable time from low level                         |                                                                     |                    |          | 15    |                            |     | 15  |     |      | 15  | ns   |
| t <sub>PZH</sub> (3)            | Propagation delay time,<br>standby-to-high-level<br>output | C <sub>L</sub> = 15 pF, DE = 0,                                     |                    |          | 6     |                            |     | 6   |     |      | 6   | μs   |
| t <sub>PZL</sub> <sup>(3)</sup> | Propagation delay time, standby-to-low-level output        | See Figure 11                                                       |                    |          | 6     |                            |     | 6   |     |      | 6   | μs   |

<sup>(1)</sup> Minimum and maximum parameters are characterized for operation at  $T_A = 175$ °C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

<sup>(2)</sup> Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 210°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.





- (1) See data sheet for absolute maximum and minimum recommended operating conditions.
- (2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- (3) The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characteristics.
- (4) Wirebond fail mode applicable for D package only.
- (5) Wirebond life approaches 0 hours < 200°C which is only true of the HD device.

Figure 1. SN65HVD11SJD/SKGDA/SHKJ/SHKQ/HD Operating Life Derating Chart

Submit Documentation Feedback



#### PARAMETER MEASUREMENT INFORMATION



Figure 2. Driver  $V_{\text{OD}}$  Test Circuit and Voltage and Current Definitions

Figure 3. Driver V<sub>OD</sub> With Common-Mode Loading Test Circuit



- A. Input: PRR = 500 kHz, 50% Duty Cycle,  $t_r$ <6ns,  $t_f$ <6ns,  $Z_O$  = 50  $\Omega$
- B. C<sub>L</sub> Includes fixture and instrumentation capacitance

Figure 4. Test Circuit and Definitions for Driver Common-Mode Output Voltage



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 

Figure 5. Driver Switching Test Circuit and Voltage Waveforms



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 

Figure 6. Driver High-Level Enable and Disable Time Test Circuit and Voltage Waveforms

Submit Documentation Feedback



## PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_{r}$  <6 ns,  $t_{f}$  <6 ns,  $Z_{o}$  = 50  $\Omega$ 

Figure 7. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



Figure 8. Receiver Voltage and Current Definitions



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 9. Receiver Switching Test Circuit and Voltage Waveforms



## PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 10. Receiver Enable and Disable Time Test Circuit and Voltage Waveforms With Drivers Enabled



## PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 100 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 11. Receiver Enable Time From Standby (Driver Disabled)



NOTE: This test is conducted to test survivability only. Data stability at the R output is not specified.

Figure 12. Test Circuit, Transient Over Voltage Test

www.ti.com

## PARAMETER MEASUREMENT INFORMATION (continued)

#### **FUNCTION TABLES**

Table 2. DRIVER<sup>(1)</sup>

|            |              | OUTPUTS |   |  |
|------------|--------------|---------|---|--|
| INPUT<br>D | ENABLE<br>DE | Α       | В |  |
| Н          | Н            | Н       | L |  |
| L          | Н            | L       | Н |  |
| X          | L            | Z       | Z |  |
| Open       | Н            | Н       | L |  |

(1) H = high level L = low level Z = high impedance

X = irrelevant

? = indeterminate

Table 3. RECEIVER<sup>(1)</sup>

| DIFFERENTIAL INPUTS V <sub>ID</sub> = V <sub>A</sub> - V <sub>B</sub> | ENABLE<br>RE | OUTPUT<br>R |
|-----------------------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≤ −0.2 V                                              | L            | L           |
| -0.2 V < V <sub>ID</sub> < -0.01 V                                    | L            | ?           |
| -0.01 V ≤ V <sub>ID</sub>                                             | L            | Н           |
| X                                                                     | Н            | Z           |
| Open circuit                                                          | L            | Н           |
| Short circuit                                                         | L            | Н           |

(1) H = high level L = low level Z = high impedance X = irrelevant

? = indeterminate



## **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**



 $R1/R2 = 36 \text{ k}\Omega$ 

 $R3 = 180 \text{ k}\Omega$ 



#### TYPICAL CHARACTERISTICS





# HIGH-LEVEL OUTPUT CURRENT vs DRIVER HIGH-LEVEL OUTPUT VOLTAGE



# LOW-LEVEL OUTPUT CURRENT vs DRIVER LOW-LEVEL OUTPUT VOLTAGE



Figure 16.



## **TYPICAL CHARACTERISTICS (continued)**



Figure 18.

2.50

3

3.50





# **TYPICAL CHARACTERISTICS (continued)**



Figure 20. Driver Enable Time From DE to V<sub>OD</sub>

The time  $t_{pZL}(x)$  is the measure from DE to  $V_{OD}(x)$ .  $V_{OD}$  is valid when it is greater than 1.5 V.



#### **APPLICATION INFORMATION**



256 Devices on Bus

NOTE: The line should be terminated at both ends with its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

Figure 21. Typical Application Circuit

www.ti.com

#### THERMAL CHARACTERISTICS OF IC PACKAGES

 $\theta_{JA}$  (Junction-to-Ambient Thermal Resistance) is defined as the difference in junction temperature to ambient temperature divided by the operating power.

 $\theta_{JA}$  is *not* a constant and is a strong function of:

- the PCB design (50% variation)
- altitude (20% variation)
- device power (5% variation)

 $\theta_{JA}$  can be used to compare the thermal performance of packages if the specific test conditions are defined and used. Standardized testing includes specification of PCB construction, test chamber volume, sensor locations, and the thermal characteristics of holding fixtures.  $\theta_{JA}$  is often misused when it is used to calculate junction temperatures for other installations.

TI uses two test PCBs as defined by JEDEC specifications. The low-k board gives *average* in-use condition thermal performance, and it consists of a single copper trace layer 25 mm long and 2-oz thick. The high-k board gives best *case* in-use condition, and it consists of two 1-oz buried power planes with a single copper trace layer 25 mm long and 2-oz thick. A 4% to 50% difference in  $\theta_{IA}$  can be measured between these two test cards.

 $\theta_{JC}$  (Junction-to-Case Thermal Resistance) is defined as difference in junction temperature to case divided by the operating power. It is measured by putting the mounted package up against a copper block cold plate to force heat to flow from die, through the mold compound into the copper block.

 $\theta_{JC}$  is a useful thermal characteristic when a heatsink is applied to package. It is *not* a useful characteristic to predict junction temperature because it provides pessimistic numbers if the case temperature is measured in a nonstandard system and junction temperatures are backed out. It can be used with  $\theta_{JB}$  in 1-dimensional thermal simulation of a package system.

 $\theta_{JB}$  (Junction-to-Board Thermal Resistance) is defined as the difference in the junction temperature and the PCB temperature at the center of the package (closest to the die) when the PCB is clamped in a cold-plate structure.  $\theta_{JB}$  is only defined for the high-k test card.

 $\theta_{JB}$  provides an overall thermal resistance between the die and the PCB. It includes a bit of the PCB thermal resistance (especially for BGA's with thermal balls) and can be used for simple 1-dimensional network analysis of package system, see Figure 22.



Figure 22. Thermal Resistance

29-Aug-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| SN65HVD11HD      | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN65HVD11SHKJ    | ACTIVE                | CFP          | HKJ                | 8    | 1           | TBD                        | Call TI              | N / A for Pkg Type           |                             |
| SN65HVD11SHKQ    | ACTIVE                | CFP          | HKQ                | 8    | 1           | TBD                        | AU                   | N / A for Pkg Type           |                             |
| SN65HVD11SJD     | ACTIVE                | CDIP SB      | JDJ                | 8    | 1           | TBD                        | POST-PLATE           | N / A for Pkg Type           |                             |
| SN65HVD11SKGDA   | ACTIVE                | XCEPT        | KGD                | 0    | 130         | TBD                        | Call TI              | N / A for Pkg Type           |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVD11-HT:





29-Aug-2012

• Catalog: SN65HVD11

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# HKJ (R-CDFP-F8)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals will be gold plated.



HKQ (R-CDFP-G8)

CERAMIC GULL WING



- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- This package can be hermetically sealed with a metal lid.
- D. The terminals will be gold plated.E. Lid is not connected to any lead.



# JDJ (R-CDIP-T8)

## CERAMIC DUAL IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.
- D. This package is hermetically sealed with a metal lid.
- E. The leads are gold plated and can be solderdipped.
- F. Leads not shown for clarity purposes.
- G. Lid and heat sink are connected to GND leads.



# JDJ (R-CDIP-T28)

## CERAMIC DUAL IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.
- D. This package is hermetically sealed with a metal lid.
- E. The leads are gold plated and can be solderdipped.
- F. Leads not shown for clarity purposes.
- G. Lid and heat sink are connected to GND leads.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts | Applications       |               |
|---------|--------------------|---------------|
| udia    | ununu ti oom/oudio | Automotive on |

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

www.ti-rfid.com

Pr